多模信令和串扰利用信令技术的设计与分析及FPGA实现

Azniza Abd Aziz, Neoh Yen Shan, Yew Teong Guan, I. Z. Abidin
{"title":"多模信令和串扰利用信令技术的设计与分析及FPGA实现","authors":"Azniza Abd Aziz, Neoh Yen Shan, Yew Teong Guan, I. Z. Abidin","doi":"10.1109/IConEEI55709.2022.9972268","DOIUrl":null,"url":null,"abstract":"Demands on a smaller platform with higher data rate cause the density of data bus wiring increase that will result crosstalk increment and degrade the system performance. Multimode signaling and Crosstalk Harnessed Signaling (CHS) are the promising methods to mitigate crosstalk at a higher data rate but there is no proof of concept on circuit implementation on the real channel due to design complexity. Thus, in this paper, the CHS and Multimode signaling encoder and decoder are proposed to design using Field-Programmable Gate Array (FPGA) by implement in the real channel by observing the signal performance through the actual measurement. Register Transfer Level (RTL) code is implemented using logic gates for circuitry design and floating point is developed into design to indicate 32-bit binary data. The FPGA board measurement and simulation were carried out to compare the crosstalk performance between Multimode signaling and CHS. Based on the analysis, it proof-of-concept that CHS and Multimode signaling method can be designed and implemented in the FPGA. Overall, CHS is the most efficient to eliminate crosstalk with a smaller number of gates resource with a 74% reduction compared to Multimode signaling. CHS shows the best eye improvement with 15% to 28.6% eye height and eye width with 17% to 21.7% compared to the binary signaling and eye height improvement from 4.5% to 5%, 8.8% to 12% on eye width compared to Multimode signaling.","PeriodicalId":382763,"journal":{"name":"2022 3rd International Conference on Electrical Engineering and Informatics (ICon EEI)","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Analysis of Multimode Signaling and Crosstalk Harnessed Signaling Technique with FPGA Implementation\",\"authors\":\"Azniza Abd Aziz, Neoh Yen Shan, Yew Teong Guan, I. Z. Abidin\",\"doi\":\"10.1109/IConEEI55709.2022.9972268\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Demands on a smaller platform with higher data rate cause the density of data bus wiring increase that will result crosstalk increment and degrade the system performance. Multimode signaling and Crosstalk Harnessed Signaling (CHS) are the promising methods to mitigate crosstalk at a higher data rate but there is no proof of concept on circuit implementation on the real channel due to design complexity. Thus, in this paper, the CHS and Multimode signaling encoder and decoder are proposed to design using Field-Programmable Gate Array (FPGA) by implement in the real channel by observing the signal performance through the actual measurement. Register Transfer Level (RTL) code is implemented using logic gates for circuitry design and floating point is developed into design to indicate 32-bit binary data. The FPGA board measurement and simulation were carried out to compare the crosstalk performance between Multimode signaling and CHS. Based on the analysis, it proof-of-concept that CHS and Multimode signaling method can be designed and implemented in the FPGA. Overall, CHS is the most efficient to eliminate crosstalk with a smaller number of gates resource with a 74% reduction compared to Multimode signaling. CHS shows the best eye improvement with 15% to 28.6% eye height and eye width with 17% to 21.7% compared to the binary signaling and eye height improvement from 4.5% to 5%, 8.8% to 12% on eye width compared to Multimode signaling.\",\"PeriodicalId\":382763,\"journal\":{\"name\":\"2022 3rd International Conference on Electrical Engineering and Informatics (ICon EEI)\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-10-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 3rd International Conference on Electrical Engineering and Informatics (ICon EEI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IConEEI55709.2022.9972268\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 3rd International Conference on Electrical Engineering and Informatics (ICon EEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IConEEI55709.2022.9972268","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

对更小的平台和更高的数据速率的需求导致数据总线布线的密度增加,这将导致串扰增加,降低系统性能。多模信令和串扰控制信令(CHS)是在高数据速率下缓解串扰的有前途的方法,但由于设计复杂性,没有在实际信道上实现电路的概念证明。因此,本文提出利用现场可编程门阵列(FPGA)设计CHS和多模信令编解码器,通过实际测量观察信号性能,在真实信道中实现。在电路设计中使用逻辑门实现寄存器传输电平(RTL)代码,并将浮点数发展为表示32位二进制数据的设计。通过FPGA板测量和仿真,比较了多模信号和CHS的串扰性能。在此基础上,验证了在FPGA中设计和实现CHS和多模信令方法的可行性。总的来说,与多模信号相比,CHS在使用较少的门资源消除串扰方面效率最高,减少了74%。与二元信号相比,CHS显示出最好的眼睛改善,眼睛高度从15%到28.6%,眼睛宽度从17%到21.7%,与多模式信号相比,眼睛高度从4.5%到5%,眼睛宽度从8.8%到12%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Analysis of Multimode Signaling and Crosstalk Harnessed Signaling Technique with FPGA Implementation
Demands on a smaller platform with higher data rate cause the density of data bus wiring increase that will result crosstalk increment and degrade the system performance. Multimode signaling and Crosstalk Harnessed Signaling (CHS) are the promising methods to mitigate crosstalk at a higher data rate but there is no proof of concept on circuit implementation on the real channel due to design complexity. Thus, in this paper, the CHS and Multimode signaling encoder and decoder are proposed to design using Field-Programmable Gate Array (FPGA) by implement in the real channel by observing the signal performance through the actual measurement. Register Transfer Level (RTL) code is implemented using logic gates for circuitry design and floating point is developed into design to indicate 32-bit binary data. The FPGA board measurement and simulation were carried out to compare the crosstalk performance between Multimode signaling and CHS. Based on the analysis, it proof-of-concept that CHS and Multimode signaling method can be designed and implemented in the FPGA. Overall, CHS is the most efficient to eliminate crosstalk with a smaller number of gates resource with a 74% reduction compared to Multimode signaling. CHS shows the best eye improvement with 15% to 28.6% eye height and eye width with 17% to 21.7% compared to the binary signaling and eye height improvement from 4.5% to 5%, 8.8% to 12% on eye width compared to Multimode signaling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信