Pawan Tripathi, R. Chand, Abhishek Mathur, K. C. Ray
{"title":"运行DFT进行选择性谐波分析的FPGA实现","authors":"Pawan Tripathi, R. Chand, Abhishek Mathur, K. C. Ray","doi":"10.1109/ICPCES.2010.5698718","DOIUrl":null,"url":null,"abstract":"This paper presents mathematical representation of the Running Discrete Fourier Transform (RDFT) and proposes an architecture for selective harmonics device using RDFT. We used ‘one multiplier and two adders’ arithmetic modules. The proposed architecture has been implemented on FPGA using Verilog HDL. Since this implementation consumes lesser area, its Discrete Fourier Transform (DFT) representation has efficient hardware complexity in the order of O(N). For real-time harmonics detection and analysis we have used target device Virtex-5 (“xc5vlx110t-2-ff1136”), which is a preferred device in field for modern DSP applications.","PeriodicalId":439893,"journal":{"name":"2010 International Conference on Power, Control and Embedded Systems","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA implementation of running DFT for selective harmonics analysis\",\"authors\":\"Pawan Tripathi, R. Chand, Abhishek Mathur, K. C. Ray\",\"doi\":\"10.1109/ICPCES.2010.5698718\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents mathematical representation of the Running Discrete Fourier Transform (RDFT) and proposes an architecture for selective harmonics device using RDFT. We used ‘one multiplier and two adders’ arithmetic modules. The proposed architecture has been implemented on FPGA using Verilog HDL. Since this implementation consumes lesser area, its Discrete Fourier Transform (DFT) representation has efficient hardware complexity in the order of O(N). For real-time harmonics detection and analysis we have used target device Virtex-5 (“xc5vlx110t-2-ff1136”), which is a preferred device in field for modern DSP applications.\",\"PeriodicalId\":439893,\"journal\":{\"name\":\"2010 International Conference on Power, Control and Embedded Systems\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Conference on Power, Control and Embedded Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICPCES.2010.5698718\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Conference on Power, Control and Embedded Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPCES.2010.5698718","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA implementation of running DFT for selective harmonics analysis
This paper presents mathematical representation of the Running Discrete Fourier Transform (RDFT) and proposes an architecture for selective harmonics device using RDFT. We used ‘one multiplier and two adders’ arithmetic modules. The proposed architecture has been implemented on FPGA using Verilog HDL. Since this implementation consumes lesser area, its Discrete Fourier Transform (DFT) representation has efficient hardware complexity in the order of O(N). For real-time harmonics detection and analysis we have used target device Virtex-5 (“xc5vlx110t-2-ff1136”), which is a preferred device in field for modern DSP applications.