新型虚拟布局模式,控制ILD蚀刻速率

O. Pohland, J. Spieker, Chih-Ta Huang, S. Govindaswamy, A. Balasinski
{"title":"新型虚拟布局模式,控制ILD蚀刻速率","authors":"O. Pohland, J. Spieker, Chih-Ta Huang, S. Govindaswamy, A. Balasinski","doi":"10.1117/12.759708","DOIUrl":null,"url":null,"abstract":"Adding dummy features (waffles) to drawn geometries of the circuit layout is a common practice to improve its manufacturability. As an example, local dummy pattern improves MOSFET line and space CD control by adjusting short range optical proximity and reducing the aggressiveness of its correction features (OPC) to widen the lithography process window. Another application of dummy pattern (waffles) is to globally equalize layout pattern density, to reduce long-range inter-layer dielectric (ILD) thickness variations after the CMP process and improve contact resistance uniformity over the die area. In this work, we discuss a novel type of dummy pattern with a mid-range interaction distance, to control the ILD composition driven by its deposition and etch process. This composition is reflected on sidewall spacers and depends on the topography of the underlying poly pattern. During contact etch, it impacts the etch rate of the ILD. As a result, the deposited W filling the damascene etched self-aligned trench contacts in the ILD may electrically short to the underlying gates in the areas of isolated poly. To mitigate the dependence of the ILD composition on poly pattern distribution, we proposed a special dummy feature generation with the interaction range defined by the ILD deposition and etch process. This helped equalize mid-range poly pattern density without disabling the routing capability with damascene trench contacts in the periphery which would have increased the layout footprint.","PeriodicalId":320411,"journal":{"name":"SPIE Micro + Nano Materials, Devices, and Applications","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"New type of dummy layout pattern to control ILD etch rate\",\"authors\":\"O. Pohland, J. Spieker, Chih-Ta Huang, S. Govindaswamy, A. Balasinski\",\"doi\":\"10.1117/12.759708\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Adding dummy features (waffles) to drawn geometries of the circuit layout is a common practice to improve its manufacturability. As an example, local dummy pattern improves MOSFET line and space CD control by adjusting short range optical proximity and reducing the aggressiveness of its correction features (OPC) to widen the lithography process window. Another application of dummy pattern (waffles) is to globally equalize layout pattern density, to reduce long-range inter-layer dielectric (ILD) thickness variations after the CMP process and improve contact resistance uniformity over the die area. In this work, we discuss a novel type of dummy pattern with a mid-range interaction distance, to control the ILD composition driven by its deposition and etch process. This composition is reflected on sidewall spacers and depends on the topography of the underlying poly pattern. During contact etch, it impacts the etch rate of the ILD. As a result, the deposited W filling the damascene etched self-aligned trench contacts in the ILD may electrically short to the underlying gates in the areas of isolated poly. To mitigate the dependence of the ILD composition on poly pattern distribution, we proposed a special dummy feature generation with the interaction range defined by the ILD deposition and etch process. This helped equalize mid-range poly pattern density without disabling the routing capability with damascene trench contacts in the periphery which would have increased the layout footprint.\",\"PeriodicalId\":320411,\"journal\":{\"name\":\"SPIE Micro + Nano Materials, Devices, and Applications\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SPIE Micro + Nano Materials, Devices, and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.759708\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Micro + Nano Materials, Devices, and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.759708","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在电路布局的绘制几何图形中添加虚拟特征(华夫饼)是提高其可制造性的一种常见做法。例如,局部虚拟模式通过调整近距离光学距离和降低其校正特性(OPC)的侵略性来提高MOSFET的线和空间CD控制,从而扩大光刻工艺窗口。虚拟图案(华夫饼)的另一个应用是全局均衡布局图案密度,减少CMP工艺后层间介电(ILD)厚度的远程变化,提高模区接触电阻的均匀性。在这项工作中,我们讨论了一种具有中程相互作用距离的新型虚拟图案,以控制由其沉积和蚀刻过程驱动的ILD成分。这种成分反射在侧壁间隔片上,并取决于底层多晶图的地形。在接触蚀刻过程中,它会影响ILD的蚀刻速率。其结果是,沉积的W填充在ILD中的damascene蚀刻自对准沟槽触点可能电短于孤立聚区域的下伏栅极。为了减轻ILD组成对多模式分布的依赖性,我们提出了一种特殊的虚拟特征生成方法,其相互作用范围由ILD沉积和蚀刻过程定义。这有助于平衡中程多模式密度,而不会禁用外围的大马士革沟槽接触的路由能力,这将增加布局占用空间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
New type of dummy layout pattern to control ILD etch rate
Adding dummy features (waffles) to drawn geometries of the circuit layout is a common practice to improve its manufacturability. As an example, local dummy pattern improves MOSFET line and space CD control by adjusting short range optical proximity and reducing the aggressiveness of its correction features (OPC) to widen the lithography process window. Another application of dummy pattern (waffles) is to globally equalize layout pattern density, to reduce long-range inter-layer dielectric (ILD) thickness variations after the CMP process and improve contact resistance uniformity over the die area. In this work, we discuss a novel type of dummy pattern with a mid-range interaction distance, to control the ILD composition driven by its deposition and etch process. This composition is reflected on sidewall spacers and depends on the topography of the underlying poly pattern. During contact etch, it impacts the etch rate of the ILD. As a result, the deposited W filling the damascene etched self-aligned trench contacts in the ILD may electrically short to the underlying gates in the areas of isolated poly. To mitigate the dependence of the ILD composition on poly pattern distribution, we proposed a special dummy feature generation with the interaction range defined by the ILD deposition and etch process. This helped equalize mid-range poly pattern density without disabling the routing capability with damascene trench contacts in the periphery which would have increased the layout footprint.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信