评估复杂网格布局下的FPGA路由架构

R. Chochaev, S. Gavrilov
{"title":"评估复杂网格布局下的FPGA路由架构","authors":"R. Chochaev, S. Gavrilov","doi":"10.1109/ElConRus51938.2021.9396240","DOIUrl":null,"url":null,"abstract":"The problem of FPGA architecture routability evaluation has always attracted the designers' attention. Nowadays most of the chip delay and area is due to the routing wires and switches that make accurate and efficient evaluation very important. Traditionally FPGA routing architectures have been studied using experimental techniques. However, a full CAD flow is time-consuming and requires tuning to a given architecture. Therefore, more attention is paid to various metrics, models and algorithms that allow routing evaluation without using a full design flow.Wotan is a modern tool that allows the designers to quickly estimate architectures’ routability. It evaluates the wires’ congestion and routability by counting paths in the routing graph. In this work we present further development of Wotan, adding support for complex grid layouts containing large macroblocks like RAM, etc. We show that the enhanced Wotan produce more accurate routability metric compared to the previous version.","PeriodicalId":447345,"journal":{"name":"2021 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (ElConRus)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-01-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Evaluating FPGA Routing Architectures with Complex Grid Layouts\",\"authors\":\"R. Chochaev, S. Gavrilov\",\"doi\":\"10.1109/ElConRus51938.2021.9396240\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The problem of FPGA architecture routability evaluation has always attracted the designers' attention. Nowadays most of the chip delay and area is due to the routing wires and switches that make accurate and efficient evaluation very important. Traditionally FPGA routing architectures have been studied using experimental techniques. However, a full CAD flow is time-consuming and requires tuning to a given architecture. Therefore, more attention is paid to various metrics, models and algorithms that allow routing evaluation without using a full design flow.Wotan is a modern tool that allows the designers to quickly estimate architectures’ routability. It evaluates the wires’ congestion and routability by counting paths in the routing graph. In this work we present further development of Wotan, adding support for complex grid layouts containing large macroblocks like RAM, etc. We show that the enhanced Wotan produce more accurate routability metric compared to the previous version.\",\"PeriodicalId\":447345,\"journal\":{\"name\":\"2021 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (ElConRus)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-01-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (ElConRus)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ElConRus51938.2021.9396240\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (ElConRus)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ElConRus51938.2021.9396240","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

FPGA架构可达性评估问题一直是FPGA设计者关注的问题。目前大部分芯片的延迟和面积都是由于布线电线和开关造成的,这使得准确、高效的评估变得非常重要。传统的FPGA路由架构已经使用实验技术进行了研究。但是,完整的CAD流程非常耗时,并且需要调整到给定的体系结构。因此,需要更多地关注各种度量、模型和算法,以便在不使用完整设计流程的情况下进行路由评估。Wotan是一个现代工具,它允许设计者快速评估架构的可达性。它通过计算路由图中的路径来评估线路的拥塞和可达性。在这项工作中,我们展示了Wotan的进一步发展,增加了对包含大型宏块(如RAM等)的复杂网格布局的支持。我们表明,与以前的版本相比,增强的Wotan产生了更准确的可达性指标。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Evaluating FPGA Routing Architectures with Complex Grid Layouts
The problem of FPGA architecture routability evaluation has always attracted the designers' attention. Nowadays most of the chip delay and area is due to the routing wires and switches that make accurate and efficient evaluation very important. Traditionally FPGA routing architectures have been studied using experimental techniques. However, a full CAD flow is time-consuming and requires tuning to a given architecture. Therefore, more attention is paid to various metrics, models and algorithms that allow routing evaluation without using a full design flow.Wotan is a modern tool that allows the designers to quickly estimate architectures’ routability. It evaluates the wires’ congestion and routability by counting paths in the routing graph. In this work we present further development of Wotan, adding support for complex grid layouts containing large macroblocks like RAM, etc. We show that the enhanced Wotan produce more accurate routability metric compared to the previous version.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信