联锁延迟时间最小化及其对高压半桥DC/DC变换器的影响

T. Jalakas, D. Vinnikov, T. Lehtla, V. Bolgov
{"title":"联锁延迟时间最小化及其对高压半桥DC/DC变换器的影响","authors":"T. Jalakas, D. Vinnikov, T. Lehtla, V. Bolgov","doi":"10.1109/CPE.2009.5156074","DOIUrl":null,"url":null,"abstract":"In DC/DC power converters, as in many other applications with inverter circuits, the interlock delay time between IGBT switching on and off in the opposite inverter arms is used to avoid a short circuit in a DC link. It is suggested by several handbooks that 20% of the half period should be used. However, in some applications, e.g. power supplies with extended input voltage variations, much smaller interlock delay time must be used to ensure correct operation of the inverter. In this paper the interlock delay time minimization possibility is analyzed on an example of an existing experimental device based on 6.5 kV IGBTs. Moreover, the possible impact of interlock delay time minimization on the isolated DC/DC converter components, operability and efficiency is evaluated.","PeriodicalId":272748,"journal":{"name":"2009 Compatibility and Power Electronics","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-05-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Interlock delay time minimization and its impact on the high-voltage half-bridge DC/DC converter\",\"authors\":\"T. Jalakas, D. Vinnikov, T. Lehtla, V. Bolgov\",\"doi\":\"10.1109/CPE.2009.5156074\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In DC/DC power converters, as in many other applications with inverter circuits, the interlock delay time between IGBT switching on and off in the opposite inverter arms is used to avoid a short circuit in a DC link. It is suggested by several handbooks that 20% of the half period should be used. However, in some applications, e.g. power supplies with extended input voltage variations, much smaller interlock delay time must be used to ensure correct operation of the inverter. In this paper the interlock delay time minimization possibility is analyzed on an example of an existing experimental device based on 6.5 kV IGBTs. Moreover, the possible impact of interlock delay time minimization on the isolated DC/DC converter components, operability and efficiency is evaluated.\",\"PeriodicalId\":272748,\"journal\":{\"name\":\"2009 Compatibility and Power Electronics\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-05-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 Compatibility and Power Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CPE.2009.5156074\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Compatibility and Power Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CPE.2009.5156074","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在DC/DC功率变换器中,正如在许多其他具有逆变电路的应用中一样,在逆变器的相反臂中,IGBT开断之间的联锁延迟时间用于避免直流链路中的短路。有几本手册建议应该利用半周期的20%。然而,在某些应用中,例如具有扩展输入电压变化的电源,必须使用更小的联锁延迟时间来确保逆变器的正确运行。本文以现有的6.5 kV igbt实验装置为例,分析了联锁延时时间最小化的可能性。此外,还评估了联锁延迟时间最小化对隔离DC/DC变换器元件、可操作性和效率可能产生的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Interlock delay time minimization and its impact on the high-voltage half-bridge DC/DC converter
In DC/DC power converters, as in many other applications with inverter circuits, the interlock delay time between IGBT switching on and off in the opposite inverter arms is used to avoid a short circuit in a DC link. It is suggested by several handbooks that 20% of the half period should be used. However, in some applications, e.g. power supplies with extended input voltage variations, much smaller interlock delay time must be used to ensure correct operation of the inverter. In this paper the interlock delay time minimization possibility is analyzed on an example of an existing experimental device based on 6.5 kV IGBTs. Moreover, the possible impact of interlock delay time minimization on the isolated DC/DC converter components, operability and efficiency is evaluated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信