有限状态顺序机并行扫描设计的计算机辅助测试综合

S. Iyengar, R. Dandapani, S. Reddy
{"title":"有限状态顺序机并行扫描设计的计算机辅助测试综合","authors":"S. Iyengar, R. Dandapani, S. Reddy","doi":"10.1109/REG5.1988.15920","DOIUrl":null,"url":null,"abstract":"A parallel scan design for finite-state machines (FSMs) was proposed by S.M. Reddy and R. Dandapani (1987), and analyzed for critical parameters such as area, delay, and active devices. The authors study the design presented by Reddy and Dandapani for test parameters including increase in test vectors for both cross-point and single stuck-at faults, fault coverage, and time taken for fault detection. It is shown that even though there is an increase in the number of test vectors due to additional hardware, the testing time is reduced to the parallelism of the design. NMOS technology is used in the analysis.<<ETX>>","PeriodicalId":126733,"journal":{"name":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Computer aided test synthesis for a parallel scan design of finite state sequential machines\",\"authors\":\"S. Iyengar, R. Dandapani, S. Reddy\",\"doi\":\"10.1109/REG5.1988.15920\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A parallel scan design for finite-state machines (FSMs) was proposed by S.M. Reddy and R. Dandapani (1987), and analyzed for critical parameters such as area, delay, and active devices. The authors study the design presented by Reddy and Dandapani for test parameters including increase in test vectors for both cross-point and single stuck-at faults, fault coverage, and time taken for fault detection. It is shown that even though there is an increase in the number of test vectors due to additional hardware, the testing time is reduced to the parallelism of the design. NMOS technology is used in the analysis.<<ETX>>\",\"PeriodicalId\":126733,\"journal\":{\"name\":\"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1988-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/REG5.1988.15920\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/REG5.1988.15920","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

S.M. Reddy和R. Dandapani(1987)提出了有限状态机(FSMs)的并行扫描设计,并分析了关键参数,如面积、延迟和有源设备。作者研究了Reddy和Dandapani提出的测试参数设计,包括增加交叉点和单卡故障的测试向量、故障覆盖率和故障检测所需的时间。结果表明,尽管由于额外的硬件增加了测试向量的数量,但测试时间减少到设计的并行性。分析中采用了NMOS技术
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Computer aided test synthesis for a parallel scan design of finite state sequential machines
A parallel scan design for finite-state machines (FSMs) was proposed by S.M. Reddy and R. Dandapani (1987), and analyzed for critical parameters such as area, delay, and active devices. The authors study the design presented by Reddy and Dandapani for test parameters including increase in test vectors for both cross-point and single stuck-at faults, fault coverage, and time taken for fault detection. It is shown that even though there is an increase in the number of test vectors due to additional hardware, the testing time is reduced to the parallelism of the design. NMOS technology is used in the analysis.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信