无线设备低功耗可配置架构中的HEVC解码器优化

Vasileios Magoulianitis, I. Katsavounidis
{"title":"无线设备低功耗可配置架构中的HEVC解码器优化","authors":"Vasileios Magoulianitis, I. Katsavounidis","doi":"10.1109/WoWMoM.2015.7158216","DOIUrl":null,"url":null,"abstract":"High Efficiency Video Coding (HEVC) is the new video compression standard, reducing bitrates nearly at half compared to H.264, offering potentially significant power savings for wireless video transmission at the network interface. This reduction in bitrate is achieved by a series of computationally expensive algorithms, thus making imperative to optimize HEVC decoding in order to provide a low-power implementation that can be used in mobile devices. Extending the Instruction Set Architecture (ISA) of a configurable microprocessor with new instructions for a target application can reduce the total effort of the application, thus reducing operating frequency and eventually power. The flexibility and relatively low design effort of such microprocessors - compared to hardwired Application-Specific-Integrated-Circuit (ASIC) designs - reduces the time space for adoption of HEVC and makes them an efficient alternative for wireless devices. We propose an efficient quarter-pixel interpolation filter implementation for HEVC using new custom-made instructions and other techniques for optimization of motion compensation, implemented on a configurable microprocessor architecture. Simulation results show a four times acceleration on average of the interpolation filter module over the reference HEVC software and an overall doubling in decoder performance.","PeriodicalId":221796,"journal":{"name":"2015 IEEE 16th International Symposium on A World of Wireless, Mobile and Multimedia Networks (WoWMoM)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"HEVC decoder optimization in low power configurable architecture for wireless devices\",\"authors\":\"Vasileios Magoulianitis, I. Katsavounidis\",\"doi\":\"10.1109/WoWMoM.2015.7158216\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High Efficiency Video Coding (HEVC) is the new video compression standard, reducing bitrates nearly at half compared to H.264, offering potentially significant power savings for wireless video transmission at the network interface. This reduction in bitrate is achieved by a series of computationally expensive algorithms, thus making imperative to optimize HEVC decoding in order to provide a low-power implementation that can be used in mobile devices. Extending the Instruction Set Architecture (ISA) of a configurable microprocessor with new instructions for a target application can reduce the total effort of the application, thus reducing operating frequency and eventually power. The flexibility and relatively low design effort of such microprocessors - compared to hardwired Application-Specific-Integrated-Circuit (ASIC) designs - reduces the time space for adoption of HEVC and makes them an efficient alternative for wireless devices. We propose an efficient quarter-pixel interpolation filter implementation for HEVC using new custom-made instructions and other techniques for optimization of motion compensation, implemented on a configurable microprocessor architecture. Simulation results show a four times acceleration on average of the interpolation filter module over the reference HEVC software and an overall doubling in decoder performance.\",\"PeriodicalId\":221796,\"journal\":{\"name\":\"2015 IEEE 16th International Symposium on A World of Wireless, Mobile and Multimedia Networks (WoWMoM)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE 16th International Symposium on A World of Wireless, Mobile and Multimedia Networks (WoWMoM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WoWMoM.2015.7158216\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE 16th International Symposium on A World of Wireless, Mobile and Multimedia Networks (WoWMoM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WoWMoM.2015.7158216","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

高效视频编码(HEVC)是一种新的视频压缩标准,与H.264相比,它将比特率降低了近一半,为网络接口的无线视频传输提供了潜在的显著节能。比特率的降低是通过一系列计算昂贵的算法来实现的,因此必须优化HEVC解码,以提供可用于移动设备的低功耗实现。用针对目标应用程序的新指令扩展可配置微处理器的指令集架构(ISA)可以减少应用程序的总工作量,从而降低工作频率并最终降低功耗。与硬连线专用集成电路(ASIC)设计相比,这种微处理器的灵活性和相对较低的设计工作量减少了采用HEVC的时间空间,使其成为无线设备的有效替代方案。我们提出了一个高效的四分之一像素插值滤波器实现HEVC使用新的定制指令和其他技术来优化运动补偿,实现在一个可配置的微处理器架构上。仿真结果表明,与参考HEVC软件相比,该插值滤波模块的平均加速度提高了4倍,解码器的总体性能提高了一倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
HEVC decoder optimization in low power configurable architecture for wireless devices
High Efficiency Video Coding (HEVC) is the new video compression standard, reducing bitrates nearly at half compared to H.264, offering potentially significant power savings for wireless video transmission at the network interface. This reduction in bitrate is achieved by a series of computationally expensive algorithms, thus making imperative to optimize HEVC decoding in order to provide a low-power implementation that can be used in mobile devices. Extending the Instruction Set Architecture (ISA) of a configurable microprocessor with new instructions for a target application can reduce the total effort of the application, thus reducing operating frequency and eventually power. The flexibility and relatively low design effort of such microprocessors - compared to hardwired Application-Specific-Integrated-Circuit (ASIC) designs - reduces the time space for adoption of HEVC and makes them an efficient alternative for wireless devices. We propose an efficient quarter-pixel interpolation filter implementation for HEVC using new custom-made instructions and other techniques for optimization of motion compensation, implemented on a configurable microprocessor architecture. Simulation results show a four times acceleration on average of the interpolation filter module over the reference HEVC software and an overall doubling in decoder performance.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信