Chao Li, F. Müller, T. Ali, R. Olivo, M. Imani, Shan Deng, Cheng Zhuo, T. Kämpfe, Xunzhao Yin, K. Ni
{"title":"面向数据中心计算的多比特铁电内容可寻址存储器的可扩展设计","authors":"Chao Li, F. Müller, T. Ali, R. Olivo, M. Imani, Shan Deng, Cheng Zhuo, T. Kämpfe, Xunzhao Yin, K. Ni","doi":"10.1109/IEDM13553.2020.9372119","DOIUrl":null,"url":null,"abstract":"Content addressable memory (CAM) is widely used for data-centric computing for its massive parallelism and pattern matching capability. Though the CAM density has been improved by replacing the area-consuming SRAM with compact emerging nonvolatile memories (NVMs), its implementation has been limited to single level cell. To further boost the CAM density for data-intensive workloads, exploiting the multi-level cell NVMs is highly desirable. In this work, we demonstrate: 1) a novel scalable and ultra-compact multi-bit 2FeFET1T CAM design based on two ferroelectric FETs (FeFETs) and one transistor; 2) successful operations of the proposed CAM cell and array in experiment based on 2-bit FeFET memory, and sufficient sensing margin for an 1x32 CAM array through statistical analysis considering the device variation; 3) 22.6x area per bit saving compared with SRAM CAM; 4) 16x search speedup, and 29x reduction in energy delay product over the SRAM CAM approach in accelerating a database query processing application.","PeriodicalId":415186,"journal":{"name":"2020 IEEE International Electron Devices Meeting (IEDM)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"38","resultStr":"{\"title\":\"A Scalable Design of Multi-Bit Ferroelectric Content Addressable Memory for Data-Centric Computing\",\"authors\":\"Chao Li, F. Müller, T. Ali, R. Olivo, M. Imani, Shan Deng, Cheng Zhuo, T. Kämpfe, Xunzhao Yin, K. Ni\",\"doi\":\"10.1109/IEDM13553.2020.9372119\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Content addressable memory (CAM) is widely used for data-centric computing for its massive parallelism and pattern matching capability. Though the CAM density has been improved by replacing the area-consuming SRAM with compact emerging nonvolatile memories (NVMs), its implementation has been limited to single level cell. To further boost the CAM density for data-intensive workloads, exploiting the multi-level cell NVMs is highly desirable. In this work, we demonstrate: 1) a novel scalable and ultra-compact multi-bit 2FeFET1T CAM design based on two ferroelectric FETs (FeFETs) and one transistor; 2) successful operations of the proposed CAM cell and array in experiment based on 2-bit FeFET memory, and sufficient sensing margin for an 1x32 CAM array through statistical analysis considering the device variation; 3) 22.6x area per bit saving compared with SRAM CAM; 4) 16x search speedup, and 29x reduction in energy delay product over the SRAM CAM approach in accelerating a database query processing application.\",\"PeriodicalId\":415186,\"journal\":{\"name\":\"2020 IEEE International Electron Devices Meeting (IEDM)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"38\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International Electron Devices Meeting (IEDM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM13553.2020.9372119\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Electron Devices Meeting (IEDM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM13553.2020.9372119","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Scalable Design of Multi-Bit Ferroelectric Content Addressable Memory for Data-Centric Computing
Content addressable memory (CAM) is widely used for data-centric computing for its massive parallelism and pattern matching capability. Though the CAM density has been improved by replacing the area-consuming SRAM with compact emerging nonvolatile memories (NVMs), its implementation has been limited to single level cell. To further boost the CAM density for data-intensive workloads, exploiting the multi-level cell NVMs is highly desirable. In this work, we demonstrate: 1) a novel scalable and ultra-compact multi-bit 2FeFET1T CAM design based on two ferroelectric FETs (FeFETs) and one transistor; 2) successful operations of the proposed CAM cell and array in experiment based on 2-bit FeFET memory, and sufficient sensing margin for an 1x32 CAM array through statistical analysis considering the device variation; 3) 22.6x area per bit saving compared with SRAM CAM; 4) 16x search speedup, and 29x reduction in energy delay product over the SRAM CAM approach in accelerating a database query processing application.