F. P. Cortes, Guilherme Freitas, Henrique Luiz Andrade Pimentel, J. P. M. Brito, F. Chávez
{"title":"低频无源RFID标签系统的低功耗/低压模拟前端","authors":"F. P. Cortes, Guilherme Freitas, Henrique Luiz Andrade Pimentel, J. P. M. Brito, F. Chávez","doi":"10.1109/SBCCI.2013.6644868","DOIUrl":null,"url":null,"abstract":"Radio Frequency Identification (RFID) systems are widely used in a variety of tracking, security and tagging applications. In this context, passive low-frequency (LF) RFID systems have a large installed base, mostly used for animal tagging and supply chain applications. This paper presents a Low-Power/Low-Voltage analog front-end architecture (AFE) for such RFID systems, discussing the design and technology issues related with standard deep-submicron CMOS processes. The AFE converts the incoming AC power (134.2kHz) into DC power (1.2V) and internal references (570mV and 5nA) using low power design techniques in order to increase overall performance. An improved rectifier structure was designed using a half-wave voltage doubler topology with self-bias feedback, providing efficient rectification. A shunt regulator stage was proposed as a fundamental part of the AFE architecture, since it keeps the rectified voltage at 3V and generates the signal for demodulation for all power levels and process variations. Finally, a low-power/low-voltage PMU architecture was designed, containing a new reference voltage approach based on two NMOS transistors with different Vt's consuming 170nA (startup circuit included); a 5nA reference current based in SCM (Self Cascode Mosfet) structures; and a dual-mode capacitor-less voltage regulator consuming 400nA. In order to increase the yield of the system, the VI reference block passed through a yield optimization using the tool WiCkeD, which showed a block yield increase of 71.66%.","PeriodicalId":203604,"journal":{"name":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Low-Power/Low-Voltage analog front-end for LF passive RFID tag systems\",\"authors\":\"F. P. Cortes, Guilherme Freitas, Henrique Luiz Andrade Pimentel, J. P. M. Brito, F. Chávez\",\"doi\":\"10.1109/SBCCI.2013.6644868\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Radio Frequency Identification (RFID) systems are widely used in a variety of tracking, security and tagging applications. In this context, passive low-frequency (LF) RFID systems have a large installed base, mostly used for animal tagging and supply chain applications. This paper presents a Low-Power/Low-Voltage analog front-end architecture (AFE) for such RFID systems, discussing the design and technology issues related with standard deep-submicron CMOS processes. The AFE converts the incoming AC power (134.2kHz) into DC power (1.2V) and internal references (570mV and 5nA) using low power design techniques in order to increase overall performance. An improved rectifier structure was designed using a half-wave voltage doubler topology with self-bias feedback, providing efficient rectification. A shunt regulator stage was proposed as a fundamental part of the AFE architecture, since it keeps the rectified voltage at 3V and generates the signal for demodulation for all power levels and process variations. Finally, a low-power/low-voltage PMU architecture was designed, containing a new reference voltage approach based on two NMOS transistors with different Vt's consuming 170nA (startup circuit included); a 5nA reference current based in SCM (Self Cascode Mosfet) structures; and a dual-mode capacitor-less voltage regulator consuming 400nA. In order to increase the yield of the system, the VI reference block passed through a yield optimization using the tool WiCkeD, which showed a block yield increase of 71.66%.\",\"PeriodicalId\":203604,\"journal\":{\"name\":\"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SBCCI.2013.6644868\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI.2013.6644868","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low-Power/Low-Voltage analog front-end for LF passive RFID tag systems
Radio Frequency Identification (RFID) systems are widely used in a variety of tracking, security and tagging applications. In this context, passive low-frequency (LF) RFID systems have a large installed base, mostly used for animal tagging and supply chain applications. This paper presents a Low-Power/Low-Voltage analog front-end architecture (AFE) for such RFID systems, discussing the design and technology issues related with standard deep-submicron CMOS processes. The AFE converts the incoming AC power (134.2kHz) into DC power (1.2V) and internal references (570mV and 5nA) using low power design techniques in order to increase overall performance. An improved rectifier structure was designed using a half-wave voltage doubler topology with self-bias feedback, providing efficient rectification. A shunt regulator stage was proposed as a fundamental part of the AFE architecture, since it keeps the rectified voltage at 3V and generates the signal for demodulation for all power levels and process variations. Finally, a low-power/low-voltage PMU architecture was designed, containing a new reference voltage approach based on two NMOS transistors with different Vt's consuming 170nA (startup circuit included); a 5nA reference current based in SCM (Self Cascode Mosfet) structures; and a dual-mode capacitor-less voltage regulator consuming 400nA. In order to increase the yield of the system, the VI reference block passed through a yield optimization using the tool WiCkeD, which showed a block yield increase of 71.66%.