一种容错分布式时钟生成的VLSI实现

M. Ferringer, Gottfried Fuchs, A. Steininger, G. Kempf
{"title":"一种容错分布式时钟生成的VLSI实现","authors":"M. Ferringer, Gottfried Fuchs, A. Steininger, G. Kempf","doi":"10.1109/DFT.2006.67","DOIUrl":null,"url":null,"abstract":"In this paper the authors introduce a novel approach for the on-chip generation of a fault-tolerant clock. The authors motivate why it becomes more and more desirable to provide VLSI circuits with fault-tolerant clocking methods and how this fault tolerance can be achieved. The proposed clock generation method is based on the adaptation of a well known distributed clock synchronization algorithm which has been adapted for hardware implementation. The authors present the underlying algorithm, point out the difficulties for the hardware implementation and provide a detailed description of the resulting VLSI implementation. To emphasize the feasibility of the proposed fault-tolerant clock generation method the authors also present some measurement results from a prototype implementation","PeriodicalId":113870,"journal":{"name":"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","volume":"122 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"27","resultStr":"{\"title\":\"VLSI Implementation of a Fault-Tolerant Distributed Clock Generation\",\"authors\":\"M. Ferringer, Gottfried Fuchs, A. Steininger, G. Kempf\",\"doi\":\"10.1109/DFT.2006.67\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper the authors introduce a novel approach for the on-chip generation of a fault-tolerant clock. The authors motivate why it becomes more and more desirable to provide VLSI circuits with fault-tolerant clocking methods and how this fault tolerance can be achieved. The proposed clock generation method is based on the adaptation of a well known distributed clock synchronization algorithm which has been adapted for hardware implementation. The authors present the underlying algorithm, point out the difficulties for the hardware implementation and provide a detailed description of the resulting VLSI implementation. To emphasize the feasibility of the proposed fault-tolerant clock generation method the authors also present some measurement results from a prototype implementation\",\"PeriodicalId\":113870,\"journal\":{\"name\":\"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"122 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"27\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFT.2006.67\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT.2006.67","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 27

摘要

本文介绍了一种在片上生成容错时钟的新方法。作者激发了为什么提供具有容错时钟方法的VLSI电路变得越来越需要,以及如何实现这种容错。所提出的时钟生成方法是基于一种众所周知的分布式时钟同步算法的改编,该算法已适应硬件实现。作者介绍了底层算法,指出了硬件实现的难点,并对最终的VLSI实现进行了详细的描述。为了强调所提出的容错时钟生成方法的可行性,作者还给出了一些原型实现的测量结果
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VLSI Implementation of a Fault-Tolerant Distributed Clock Generation
In this paper the authors introduce a novel approach for the on-chip generation of a fault-tolerant clock. The authors motivate why it becomes more and more desirable to provide VLSI circuits with fault-tolerant clocking methods and how this fault tolerance can be achieved. The proposed clock generation method is based on the adaptation of a well known distributed clock synchronization algorithm which has been adapted for hardware implementation. The authors present the underlying algorithm, point out the difficulties for the hardware implementation and provide a detailed description of the resulting VLSI implementation. To emphasize the feasibility of the proposed fault-tolerant clock generation method the authors also present some measurement results from a prototype implementation
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信