一种改进传统4位进位前瞻加法器性能的设计方案

Muhammad Saddam Hossain, F. Arifin
{"title":"一种改进传统4位进位前瞻加法器性能的设计方案","authors":"Muhammad Saddam Hossain, F. Arifin","doi":"10.1109/ACCTHPA49271.2020.9213227","DOIUrl":null,"url":null,"abstract":"This paper presents a method towards the improved performance parameters of conventional CMOS based 4-bit carry look-ahead adder. Conventional CLA adder has high numbers of transistors and high input impedance due to which various performance aspects are affected. Due to high input impedance, its delay and power consumption are high. Therefore, to increase the performance and to reduce delay, we have proposed an advanced version of CLA adder where hybrid logic based XOR gate and GDI AND gates have been used as input to reduce the transistor count as well as to improve performance. Finally, performance of modified adder has been compared with the conventional CLA adder. We have noticed that modified CLA adder showed better performance than the conventional CLA adder. Simulation has been done with Cadence virtuoso 90nm technology.","PeriodicalId":191794,"journal":{"name":"2020 Advanced Computing and Communication Technologies for High Performance Applications (ACCTHPA)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A Proposed Design of Conventional 4-Bit Carry Look-Ahead Adder Improving Performance\",\"authors\":\"Muhammad Saddam Hossain, F. Arifin\",\"doi\":\"10.1109/ACCTHPA49271.2020.9213227\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a method towards the improved performance parameters of conventional CMOS based 4-bit carry look-ahead adder. Conventional CLA adder has high numbers of transistors and high input impedance due to which various performance aspects are affected. Due to high input impedance, its delay and power consumption are high. Therefore, to increase the performance and to reduce delay, we have proposed an advanced version of CLA adder where hybrid logic based XOR gate and GDI AND gates have been used as input to reduce the transistor count as well as to improve performance. Finally, performance of modified adder has been compared with the conventional CLA adder. We have noticed that modified CLA adder showed better performance than the conventional CLA adder. Simulation has been done with Cadence virtuoso 90nm technology.\",\"PeriodicalId\":191794,\"journal\":{\"name\":\"2020 Advanced Computing and Communication Technologies for High Performance Applications (ACCTHPA)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 Advanced Computing and Communication Technologies for High Performance Applications (ACCTHPA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACCTHPA49271.2020.9213227\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Advanced Computing and Communication Technologies for High Performance Applications (ACCTHPA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACCTHPA49271.2020.9213227","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了一种改进传统CMOS 4位进位前置加法器性能参数的方法。传统的CLA加法器晶体管数量多,输入阻抗高,影响了各种性能。由于输入阻抗高,其延迟和功耗高。因此,为了提高性能并减少延迟,我们提出了一种高级版本的CLA加法器,其中使用基于混合逻辑的XOR门和GDI与门作为输入,以减少晶体管计数并提高性能。最后,将改进后的加法器与传统CLA加法器的性能进行了比较。我们注意到,改进的CLA加法器比传统的CLA加法器表现出更好的性能。采用Cadence virtuoso 90nm技术进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Proposed Design of Conventional 4-Bit Carry Look-Ahead Adder Improving Performance
This paper presents a method towards the improved performance parameters of conventional CMOS based 4-bit carry look-ahead adder. Conventional CLA adder has high numbers of transistors and high input impedance due to which various performance aspects are affected. Due to high input impedance, its delay and power consumption are high. Therefore, to increase the performance and to reduce delay, we have proposed an advanced version of CLA adder where hybrid logic based XOR gate and GDI AND gates have been used as input to reduce the transistor count as well as to improve performance. Finally, performance of modified adder has been compared with the conventional CLA adder. We have noticed that modified CLA adder showed better performance than the conventional CLA adder. Simulation has been done with Cadence virtuoso 90nm technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信