K. C, Vivek Karthick Perumal, M. Vivek Kumar, J. Muralidharan
{"title":"功率和延迟高效容错加法器的设计","authors":"K. C, Vivek Karthick Perumal, M. Vivek Kumar, J. Muralidharan","doi":"10.1109/ICAIS56108.2023.10073682","DOIUrl":null,"url":null,"abstract":"A power, delay efficient error acquiescent adder is proposed. In recent VLSI expertise, the manifestation of all categories of faults has developed foreseeable. By embracing an emergent perception in VLSI strategy, fault-tolerant adder (FTA) is suggested. The FTA is talented to comfort the harsh constraint on exactitude, and at the identical period accomplish marvelous enhancements in together the power ingestion and speediness enactment. For any transportable uses anywhere the power ingestion and speed are the utmost significant limit, one must diminish the power feeding and upsurge the speed as ample as probable. In this technique certain amendments are suggested to predictable adders to significantly decrease its power feeding. The amendments to the conservative building comprise the elimination of carry generation from LSB to MSB. With this the adder works at high speed with low power consumption.","PeriodicalId":164345,"journal":{"name":"2023 Third International Conference on Artificial Intelligence and Smart Energy (ICAIS)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-02-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Power and Delay Efficient Fault Tolerant Adder\",\"authors\":\"K. C, Vivek Karthick Perumal, M. Vivek Kumar, J. Muralidharan\",\"doi\":\"10.1109/ICAIS56108.2023.10073682\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A power, delay efficient error acquiescent adder is proposed. In recent VLSI expertise, the manifestation of all categories of faults has developed foreseeable. By embracing an emergent perception in VLSI strategy, fault-tolerant adder (FTA) is suggested. The FTA is talented to comfort the harsh constraint on exactitude, and at the identical period accomplish marvelous enhancements in together the power ingestion and speediness enactment. For any transportable uses anywhere the power ingestion and speed are the utmost significant limit, one must diminish the power feeding and upsurge the speed as ample as probable. In this technique certain amendments are suggested to predictable adders to significantly decrease its power feeding. The amendments to the conservative building comprise the elimination of carry generation from LSB to MSB. With this the adder works at high speed with low power consumption.\",\"PeriodicalId\":164345,\"journal\":{\"name\":\"2023 Third International Conference on Artificial Intelligence and Smart Energy (ICAIS)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-02-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 Third International Conference on Artificial Intelligence and Smart Energy (ICAIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICAIS56108.2023.10073682\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 Third International Conference on Artificial Intelligence and Smart Energy (ICAIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAIS56108.2023.10073682","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Power and Delay Efficient Fault Tolerant Adder
A power, delay efficient error acquiescent adder is proposed. In recent VLSI expertise, the manifestation of all categories of faults has developed foreseeable. By embracing an emergent perception in VLSI strategy, fault-tolerant adder (FTA) is suggested. The FTA is talented to comfort the harsh constraint on exactitude, and at the identical period accomplish marvelous enhancements in together the power ingestion and speediness enactment. For any transportable uses anywhere the power ingestion and speed are the utmost significant limit, one must diminish the power feeding and upsurge the speed as ample as probable. In this technique certain amendments are suggested to predictable adders to significantly decrease its power feeding. The amendments to the conservative building comprise the elimination of carry generation from LSB to MSB. With this the adder works at high speed with low power consumption.