{"title":"一种采用1.5位冗余方法的8位100MHz SAR ADC用于流水线结构","authors":"Xiaobing Ding, Liang Zhao, Jiaqi Yang, F. Lin","doi":"10.1109/CICTA.2018.8706037","DOIUrl":null,"url":null,"abstract":"A 1.5 bit redundancy method is adopted to increase the conversion speed and decrease the power consumption of the DAC switching process. To further speed up the comparison cycle and reduce the variable parasitic capacitance that affect the linearity of the ADC, a monotonic switching down scheme combined with a PMOS-input-low-dynamic-offset (PILDO) comparator was proposed. An 8bit SAR ADC with 1.5 bit redundancy mechanism has been designed in 130nm CMOS SOI process, achieving a ENOB of 7.8 bit.","PeriodicalId":186840,"journal":{"name":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An 8bit 100MHz SAR ADC with 1.5bit Redundancy Method used in Pipelined Structure\",\"authors\":\"Xiaobing Ding, Liang Zhao, Jiaqi Yang, F. Lin\",\"doi\":\"10.1109/CICTA.2018.8706037\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 1.5 bit redundancy method is adopted to increase the conversion speed and decrease the power consumption of the DAC switching process. To further speed up the comparison cycle and reduce the variable parasitic capacitance that affect the linearity of the ADC, a monotonic switching down scheme combined with a PMOS-input-low-dynamic-offset (PILDO) comparator was proposed. An 8bit SAR ADC with 1.5 bit redundancy mechanism has been designed in 130nm CMOS SOI process, achieving a ENOB of 7.8 bit.\",\"PeriodicalId\":186840,\"journal\":{\"name\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICTA.2018.8706037\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICTA.2018.8706037","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An 8bit 100MHz SAR ADC with 1.5bit Redundancy Method used in Pipelined Structure
A 1.5 bit redundancy method is adopted to increase the conversion speed and decrease the power consumption of the DAC switching process. To further speed up the comparison cycle and reduce the variable parasitic capacitance that affect the linearity of the ADC, a monotonic switching down scheme combined with a PMOS-input-low-dynamic-offset (PILDO) comparator was proposed. An 8bit SAR ADC with 1.5 bit redundancy mechanism has been designed in 130nm CMOS SOI process, achieving a ENOB of 7.8 bit.