{"title":"顺序电路的可测试性设计","authors":"K. Kinoshita","doi":"10.1109/VLSIC.1993.920513","DOIUrl":null,"url":null,"abstract":"In this paper we applied the method known as checking experiments to generate test sequences for sequential circuits under the stuck-at fault model. To design a sequential circuit having a distinguishing sequence is a key in this method. As modification techniques of sequential circuits, two testable design techniques have been considered. One is a testable design technique at the state transition level and the other is at the gate level. We have also shown that it is possible to shorten the test sequence by using a fault simulator. Experimental results show that fault coverages for all stuck-at faults have reached 100% for the circuits under designed for testability both at the state transition level and at the gate level. As a result, it has been shown that the distinguishing sequence is very useful for test generation of sequential circuits.","PeriodicalId":127467,"journal":{"name":"Symposium 1993 on VLSI Circuits","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design for testability of sequential circuits\",\"authors\":\"K. Kinoshita\",\"doi\":\"10.1109/VLSIC.1993.920513\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we applied the method known as checking experiments to generate test sequences for sequential circuits under the stuck-at fault model. To design a sequential circuit having a distinguishing sequence is a key in this method. As modification techniques of sequential circuits, two testable design techniques have been considered. One is a testable design technique at the state transition level and the other is at the gate level. We have also shown that it is possible to shorten the test sequence by using a fault simulator. Experimental results show that fault coverages for all stuck-at faults have reached 100% for the circuits under designed for testability both at the state transition level and at the gate level. As a result, it has been shown that the distinguishing sequence is very useful for test generation of sequential circuits.\",\"PeriodicalId\":127467,\"journal\":{\"name\":\"Symposium 1993 on VLSI Circuits\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Symposium 1993 on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.1993.920513\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1993 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1993.920513","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In this paper we applied the method known as checking experiments to generate test sequences for sequential circuits under the stuck-at fault model. To design a sequential circuit having a distinguishing sequence is a key in this method. As modification techniques of sequential circuits, two testable design techniques have been considered. One is a testable design technique at the state transition level and the other is at the gate level. We have also shown that it is possible to shorten the test sequence by using a fault simulator. Experimental results show that fault coverages for all stuck-at faults have reached 100% for the circuits under designed for testability both at the state transition level and at the gate level. As a result, it has been shown that the distinguishing sequence is very useful for test generation of sequential circuits.