M. Kumar, Durga Digdarsini, NEERAJ KUMAR MISRA, T. Ram
{"title":"用于地球静止任务的Xilinx FPGA耐辐射SEU的外部擦洗","authors":"M. Kumar, Durga Digdarsini, NEERAJ KUMAR MISRA, T. Ram","doi":"10.1109/SPIN.2017.8049985","DOIUrl":null,"url":null,"abstract":"This paper presents the design and implementation of an effective SEU mitigation technique for rad-tolerant Xilinx virtex-4 xqr4vsx55 FPGA used in implementation of Digital Bandwidth Efficient Filter (DBEF) subsystem for INSAT-3DR payload. The Single Event Effects (SEE) on the virtex-4 FPGA are minimized using an external scrubbing engine which is implemented using rad-hard RTSX32SU-CQ84 Actel FPGA. The availability and reliability analysis shows an optimum window for performing scrubbing function in Geo-stationary earth orbit.","PeriodicalId":283953,"journal":{"name":"2016 IEEE Annual India Conference (INDICON)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"SEU mitigation of rad-tolerant Xilinx FPGA using external scrubbing for geostationary mission\",\"authors\":\"M. Kumar, Durga Digdarsini, NEERAJ KUMAR MISRA, T. Ram\",\"doi\":\"10.1109/SPIN.2017.8049985\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design and implementation of an effective SEU mitigation technique for rad-tolerant Xilinx virtex-4 xqr4vsx55 FPGA used in implementation of Digital Bandwidth Efficient Filter (DBEF) subsystem for INSAT-3DR payload. The Single Event Effects (SEE) on the virtex-4 FPGA are minimized using an external scrubbing engine which is implemented using rad-hard RTSX32SU-CQ84 Actel FPGA. The availability and reliability analysis shows an optimum window for performing scrubbing function in Geo-stationary earth orbit.\",\"PeriodicalId\":283953,\"journal\":{\"name\":\"2016 IEEE Annual India Conference (INDICON)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Annual India Conference (INDICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPIN.2017.8049985\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Annual India Conference (INDICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN.2017.8049985","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
SEU mitigation of rad-tolerant Xilinx FPGA using external scrubbing for geostationary mission
This paper presents the design and implementation of an effective SEU mitigation technique for rad-tolerant Xilinx virtex-4 xqr4vsx55 FPGA used in implementation of Digital Bandwidth Efficient Filter (DBEF) subsystem for INSAT-3DR payload. The Single Event Effects (SEE) on the virtex-4 FPGA are minimized using an external scrubbing engine which is implemented using rad-hard RTSX32SU-CQ84 Actel FPGA. The availability and reliability analysis shows an optimum window for performing scrubbing function in Geo-stationary earth orbit.