折叠级联和AB类两级CMOS运算放大器的设计程序

Hongyi Wang, Zeyu Qiao, Yanchao Xu, Guohe Zhang
{"title":"折叠级联和AB类两级CMOS运算放大器的设计程序","authors":"Hongyi Wang, Zeyu Qiao, Yanchao Xu, Guohe Zhang","doi":"10.1109/ICIASE45644.2019.9074153","DOIUrl":null,"url":null,"abstract":"This paper presents a low-noise two-stage operation amplifier design procedure based on standard CMOS process. Unlike the previous researches that depict the design flow based on some simple circuit topologies for simplicity, this paper adopts the folded cascade input and Class AB output two-stage operational amplifier that is more admitted by academia and widely used into industry. This presented procedure begins with the key noise requirement to firstly determine the input difference pair whose transconductance is the most important parameter related to other electrical characters. Then the expressions and relationships of other parameters (such as slew rate, bandwidth, gain, phase margin, power consumption and signal swing) are derived under the constraint of noise requirement. Besides that, all sizes of devices are confirmed considering chip area, matching relation and layout. The low noise amplifier under the guidance of this proposed design procedure is implemented on a standard 0.18μm CMOS process. The measured results and simulation are closed agree with the expect results. So this design procedure offers designers an efficient way from electrical characters to key devices sizes based on the common operation amplifier circuit.","PeriodicalId":206741,"journal":{"name":"2019 IEEE International Conference of Intelligent Applied Systems on Engineering (ICIASE)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design Procedure for a Folded-Cascode and Class AB Two-Stage CMOS Operational Amplifier\",\"authors\":\"Hongyi Wang, Zeyu Qiao, Yanchao Xu, Guohe Zhang\",\"doi\":\"10.1109/ICIASE45644.2019.9074153\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a low-noise two-stage operation amplifier design procedure based on standard CMOS process. Unlike the previous researches that depict the design flow based on some simple circuit topologies for simplicity, this paper adopts the folded cascade input and Class AB output two-stage operational amplifier that is more admitted by academia and widely used into industry. This presented procedure begins with the key noise requirement to firstly determine the input difference pair whose transconductance is the most important parameter related to other electrical characters. Then the expressions and relationships of other parameters (such as slew rate, bandwidth, gain, phase margin, power consumption and signal swing) are derived under the constraint of noise requirement. Besides that, all sizes of devices are confirmed considering chip area, matching relation and layout. The low noise amplifier under the guidance of this proposed design procedure is implemented on a standard 0.18μm CMOS process. The measured results and simulation are closed agree with the expect results. So this design procedure offers designers an efficient way from electrical characters to key devices sizes based on the common operation amplifier circuit.\",\"PeriodicalId\":206741,\"journal\":{\"name\":\"2019 IEEE International Conference of Intelligent Applied Systems on Engineering (ICIASE)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE International Conference of Intelligent Applied Systems on Engineering (ICIASE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIASE45644.2019.9074153\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Conference of Intelligent Applied Systems on Engineering (ICIASE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIASE45644.2019.9074153","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

提出了一种基于标准CMOS工艺的低噪声两级运算放大器的设计方法。不同于以往的研究为了简化而基于一些简单的电路拓扑来描述设计流程,本文采用了更被学术界认可并广泛应用于工业的折叠级联输入和AB类输出两级运算放大器。该程序从关键噪声要求开始,首先确定输入差分对,其跨导是与其他电气特性相关的最重要参数。然后推导出在噪声要求约束下其他参数(如摆幅率、带宽、增益、相位裕度、功耗和信号摆幅)的表达式和关系。此外,考虑芯片面积、匹配关系和布局,确定了器件的各种尺寸。在该设计过程的指导下,在标准0.18μm CMOS工艺上实现了低噪声放大器。实测结果和仿真结果与预期结果吻合较好。因此,该设计过程为设计人员提供了一种基于普通运算放大器电路的从电气字符到关键器件尺寸的有效方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design Procedure for a Folded-Cascode and Class AB Two-Stage CMOS Operational Amplifier
This paper presents a low-noise two-stage operation amplifier design procedure based on standard CMOS process. Unlike the previous researches that depict the design flow based on some simple circuit topologies for simplicity, this paper adopts the folded cascade input and Class AB output two-stage operational amplifier that is more admitted by academia and widely used into industry. This presented procedure begins with the key noise requirement to firstly determine the input difference pair whose transconductance is the most important parameter related to other electrical characters. Then the expressions and relationships of other parameters (such as slew rate, bandwidth, gain, phase margin, power consumption and signal swing) are derived under the constraint of noise requirement. Besides that, all sizes of devices are confirmed considering chip area, matching relation and layout. The low noise amplifier under the guidance of this proposed design procedure is implemented on a standard 0.18μm CMOS process. The measured results and simulation are closed agree with the expect results. So this design procedure offers designers an efficient way from electrical characters to key devices sizes based on the common operation amplifier circuit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信