{"title":"低功耗节能自旋MCML的设计与分析","authors":"M. Gayathiri, S. Santhi","doi":"10.1109/ICICT57646.2023.10134010","DOIUrl":null,"url":null,"abstract":"A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.","PeriodicalId":126489,"journal":{"name":"2023 International Conference on Inventive Computation Technologies (ICICT)","volume":"2015 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Analysis of Low Power Energy Efficient Spin-based MCML\",\"authors\":\"M. Gayathiri, S. Santhi\",\"doi\":\"10.1109/ICICT57646.2023.10134010\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.\",\"PeriodicalId\":126489,\"journal\":{\"name\":\"2023 International Conference on Inventive Computation Technologies (ICICT)\",\"volume\":\"2015 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Inventive Computation Technologies (ICICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICT57646.2023.10134010\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Inventive Computation Technologies (ICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT57646.2023.10134010","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Analysis of Low Power Energy Efficient Spin-based MCML
A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.