低功耗节能自旋MCML的设计与分析

M. Gayathiri, S. Santhi
{"title":"低功耗节能自旋MCML的设计与分析","authors":"M. Gayathiri, S. Santhi","doi":"10.1109/ICICT57646.2023.10134010","DOIUrl":null,"url":null,"abstract":"A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.","PeriodicalId":126489,"journal":{"name":"2023 International Conference on Inventive Computation Technologies (ICICT)","volume":"2015 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Analysis of Low Power Energy Efficient Spin-based MCML\",\"authors\":\"M. Gayathiri, S. Santhi\",\"doi\":\"10.1109/ICICT57646.2023.10134010\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.\",\"PeriodicalId\":126489,\"journal\":{\"name\":\"2023 International Conference on Inventive Computation Technologies (ICICT)\",\"volume\":\"2015 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Inventive Computation Technologies (ICICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICT57646.2023.10134010\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Inventive Computation Technologies (ICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT57646.2023.10134010","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在芯片制造和定制领域经历了巨大的改进。除了CMOS和FPGA的发展之外,仍然需要一个增强的电路来支持诸如卓越性能和功耗改进等参数。在本文中,提出了一种升级的MCML电路,提供增强的延迟性能和改进的功率。在升级后的MCML结构中,输入i4被Ibias和Iideal取代,晶体管数量、电路复杂度和功耗都降低到一定程度。以所提出的结构为参考,对该技术的起点进行了全加法器、异或和与门的实现,仿真结果表明,所提出的结构优于传统设计,具有更好的设计效果和更低的能耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Analysis of Low Power Energy Efficient Spin-based MCML
A drastic improvement is experienced in the field of chip manufacturing and customization. Apart from the evolution of CMOS, and FPGA, there still exists the need for an enhanced circuit that supports parameters like superior performance and power improvement. In this paper, one such attempt is made where an upgraded MCML circuit is proposed that offers enhanced delay performance and improved power. In the upgraded MCML structure, the input i4 is replaced by Ibias and Iideal due to which the transistor count, circuit complexity, and power are reduced to a certain amount. With the proposed structure a reference, full adder, XOR, and AND gate implementation was carried out with respect to the start of the art and the simulation result reveals that the presented structure outperforms the traditional designs showing the better design and reduced energy consumption.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信