{"title":"基于元硬件描述语言Melasy+的可重目标网络表生成和结构合成","authors":"Sho Nishida, K. Wasaki","doi":"10.1109/ITNG.2012.63","DOIUrl":null,"url":null,"abstract":"We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.","PeriodicalId":117236,"journal":{"name":"2012 Ninth International Conference on Information Technology - New Generations","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Retargetable Netlists Generation and Structural Synthesis Based on a Meta Hardware Description Language: Melasy+\",\"authors\":\"Sho Nishida, K. Wasaki\",\"doi\":\"10.1109/ITNG.2012.63\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.\",\"PeriodicalId\":117236,\"journal\":{\"name\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITNG.2012.63\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Ninth International Conference on Information Technology - New Generations","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITNG.2012.63","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Retargetable Netlists Generation and Structural Synthesis Based on a Meta Hardware Description Language: Melasy+
We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.