基于元硬件描述语言Melasy+的可重目标网络表生成和结构合成

Sho Nishida, K. Wasaki
{"title":"基于元硬件描述语言Melasy+的可重目标网络表生成和结构合成","authors":"Sho Nishida, K. Wasaki","doi":"10.1109/ITNG.2012.63","DOIUrl":null,"url":null,"abstract":"We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.","PeriodicalId":117236,"journal":{"name":"2012 Ninth International Conference on Information Technology - New Generations","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Retargetable Netlists Generation and Structural Synthesis Based on a Meta Hardware Description Language: Melasy+\",\"authors\":\"Sho Nishida, K. Wasaki\",\"doi\":\"10.1109/ITNG.2012.63\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.\",\"PeriodicalId\":117236,\"journal\":{\"name\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITNG.2012.63\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Ninth International Conference on Information Technology - New Generations","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITNG.2012.63","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

我们正在开发一个编译器系统,Melasy+,它比各种模型检查和硬件描述语言的编译器系统更高一级。Melasy+描述了单个代码,并允许通过每种语言的代码生成器在实际机器上进行模型检查和操作测试。在本研究中,对于Melasy+输出的XML中间表示代码,首先对目标电路的元件进行分析,生成详细的列表,然后对电路进行静态分析。再生后的网表是一个有向图,分析得到的元信息被赋给它的边。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Retargetable Netlists Generation and Structural Synthesis Based on a Meta Hardware Description Language: Melasy+
We are developing a compiler system, Melasy+, which is at a level higher than compiler systems of various model-checking and hardware description languages. Melasy+ describes a single code and allows model-checking and operation tests on an actual machine via a code generator for each language. In this study, for an XML intermediate representation code that was output by Melasy+, the elements of the target circuit are analyzed to generate a detailed list and then static analysis of the circuit is carried out. The net list after regeneration is a digraph and the meta-information obtained in the analysis is given to its edge.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信