基于窗口的实时图像滤波的区域高效硬件实现

Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat
{"title":"基于窗口的实时图像滤波的区域高效硬件实现","authors":"Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat","doi":"10.1109/SITIS.2007.32","DOIUrl":null,"url":null,"abstract":"Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.","PeriodicalId":234433,"journal":{"name":"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"An Area-Efficient Hardware Implementation for Real-Time Window-Based Image Filtering\",\"authors\":\"Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat\",\"doi\":\"10.1109/SITIS.2007.32\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.\",\"PeriodicalId\":234433,\"journal\":{\"name\":\"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SITIS.2007.32\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SITIS.2007.32","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

近年来,实时图像处理在视觉领域得到了广泛的应用。鉴于这些处理需要非常高的速度和计算能力,硬件实现是实现高性能的一个很好的选择。本文提出了一种基于特殊存储管理和运算单元的低容量并行空间图像实时处理体系结构。该架构在FPGA上实现,时钟频率为50 MHz,对512 × 512灰度图像进行3 × 3通用窗口操作,处理时间为5 ms。实验结果表明,该结构在面积利用率方面优于现有结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An Area-Efficient Hardware Implementation for Real-Time Window-Based Image Filtering
Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信