Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat
{"title":"基于窗口的实时图像滤波的区域高效硬件实现","authors":"Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat","doi":"10.1109/SITIS.2007.32","DOIUrl":null,"url":null,"abstract":"Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.","PeriodicalId":234433,"journal":{"name":"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"An Area-Efficient Hardware Implementation for Real-Time Window-Based Image Filtering\",\"authors\":\"Mohammad Haji Seyed Javadi, Hamed Rafi, Shaghayegh Tabatabaei, A. Haghighat\",\"doi\":\"10.1109/SITIS.2007.32\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.\",\"PeriodicalId\":234433,\"journal\":{\"name\":\"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SITIS.2007.32\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Third International IEEE Conference on Signal-Image Technologies and Internet-Based System","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SITIS.2007.32","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Area-Efficient Hardware Implementation for Real-Time Window-Based Image Filtering
Real-time image processing is used in a wide range of vision applications in recent years. Whereas these processing require very high speed and computational power, hardware implementation is a good choice for achieving high performance. In this paper a new low capacity and parallel architecture based on a special memory management and arithmetic unit is proposed for real-time spatial image processing. The architecture is implemented on FPGA at a 50 MHz clock frequency and a processing time of 5 ms for 3 times 3 generic window-based operations on 512 times 512 gray-scale images. Experimental results show that the proposed architecture outperforms the existing architectures in the area utilization aspect.