基于FPGA的SSTL I/O标准环保节能ROM设计

M. Bansal, N. Bansal, R. Saini, B. Pandey, Lakshay Kalra, D. Hussain
{"title":"基于FPGA的SSTL I/O标准环保节能ROM设计","authors":"M. Bansal, N. Bansal, R. Saini, B. Pandey, Lakshay Kalra, D. Hussain","doi":"10.1109/EFEA.2014.7059947","DOIUrl":null,"url":null,"abstract":"Stub Series Terminated Logic (SSTL) is an Input/output standard. It is used to match the impedance of line, port and device of our design under consideration. Therefore, selection of energy efficient SSTL I/O standard among available different class of SSTL logic family in FPGA, plays a vital role to achieve energy efficiency in design under test (DUT). Here, DUT is ROM. ROM is an integral part of processor. Therefore, energy efficient design of RAM is a building block of energy efficient processor. We are using Verilog hardware description language, Virtex-6 FPGA, and Xilinx ISE simulator. We are operating ROM with the highest operating frequency of 4th generation i7 processor to test the compatibility of this design with the latest hardware in use. When there is no demand of peak performance, then we can save 74.5% clock power, 75% signal power, and 30.83% I/O power by operating our device with 1GHz frequency in place of 4GHz. There is no change in clock power and signal power but SSTL2_H_DCI having 80.24% 83.38% 62.92% and 76.52% and 83.03% more I/O power consumption with respect to SSTL2_I, SST18_I, SSTL2_I_DCI, SSTL2_II, and SSTL15 respectively at 3.3GHz.","PeriodicalId":129568,"journal":{"name":"3rd International Symposium on Environmental Friendly Energies and Applications (EFEA)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"SSTL I/O Standard based environment friendly energyl efficient ROM design on FPGA\",\"authors\":\"M. Bansal, N. Bansal, R. Saini, B. Pandey, Lakshay Kalra, D. Hussain\",\"doi\":\"10.1109/EFEA.2014.7059947\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Stub Series Terminated Logic (SSTL) is an Input/output standard. It is used to match the impedance of line, port and device of our design under consideration. Therefore, selection of energy efficient SSTL I/O standard among available different class of SSTL logic family in FPGA, plays a vital role to achieve energy efficiency in design under test (DUT). Here, DUT is ROM. ROM is an integral part of processor. Therefore, energy efficient design of RAM is a building block of energy efficient processor. We are using Verilog hardware description language, Virtex-6 FPGA, and Xilinx ISE simulator. We are operating ROM with the highest operating frequency of 4th generation i7 processor to test the compatibility of this design with the latest hardware in use. When there is no demand of peak performance, then we can save 74.5% clock power, 75% signal power, and 30.83% I/O power by operating our device with 1GHz frequency in place of 4GHz. There is no change in clock power and signal power but SSTL2_H_DCI having 80.24% 83.38% 62.92% and 76.52% and 83.03% more I/O power consumption with respect to SSTL2_I, SST18_I, SSTL2_I_DCI, SSTL2_II, and SSTL15 respectively at 3.3GHz.\",\"PeriodicalId\":129568,\"journal\":{\"name\":\"3rd International Symposium on Environmental Friendly Energies and Applications (EFEA)\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"3rd International Symposium on Environmental Friendly Energies and Applications (EFEA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EFEA.2014.7059947\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"3rd International Symposium on Environmental Friendly Energies and Applications (EFEA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EFEA.2014.7059947","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

摘要

存根系列终止逻辑(SSTL)是一个输入/输出标准。它用于匹配我们正在考虑的线路、端口和器件的阻抗。因此,在FPGA中可用的SSTL逻辑族的不同类别中选择节能的SSTL I/O标准,对于实现被测设计(DUT)的能效具有至关重要的作用。这里的DUT是ROM, ROM是处理器的一个组成部分。因此,高效节能的内存设计是高效节能处理器的重要组成部分。我们使用Verilog硬件描述语言,Virtex-6 FPGA和Xilinx ISE模拟器。我们以第四代i7处理器的最高工作频率操作ROM,以测试该设计与使用的最新硬件的兼容性。在没有峰值性能需求的情况下,用1GHz频率代替4GHz,可以节省74.5%的时钟功耗,75%的信号功耗,30.83%的I/O功耗。时钟功率和信号功率没有变化,但在3.3GHz时,SSTL2_H_DCI比SSTL2_I、SST18_I、SSTL2_I_DCI、SSTL2_II和SSTL15的I/O功耗分别高出80.24%、83.38%、62.92%和76.52%和83.03%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
SSTL I/O Standard based environment friendly energyl efficient ROM design on FPGA
Stub Series Terminated Logic (SSTL) is an Input/output standard. It is used to match the impedance of line, port and device of our design under consideration. Therefore, selection of energy efficient SSTL I/O standard among available different class of SSTL logic family in FPGA, plays a vital role to achieve energy efficiency in design under test (DUT). Here, DUT is ROM. ROM is an integral part of processor. Therefore, energy efficient design of RAM is a building block of energy efficient processor. We are using Verilog hardware description language, Virtex-6 FPGA, and Xilinx ISE simulator. We are operating ROM with the highest operating frequency of 4th generation i7 processor to test the compatibility of this design with the latest hardware in use. When there is no demand of peak performance, then we can save 74.5% clock power, 75% signal power, and 30.83% I/O power by operating our device with 1GHz frequency in place of 4GHz. There is no change in clock power and signal power but SSTL2_H_DCI having 80.24% 83.38% 62.92% and 76.52% and 83.03% more I/O power consumption with respect to SSTL2_I, SST18_I, SSTL2_I_DCI, SSTL2_II, and SSTL15 respectively at 3.3GHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信