M. Okuno, T. Aoyama, S. Nakamura, R. Sugino, H. Arimoto
{"title":"利用侧壁掩模制造双晶体管以评估阈值电压波动","authors":"M. Okuno, T. Aoyama, S. Nakamura, R. Sugino, H. Arimoto","doi":"10.1109/ICMTS.2000.844401","DOIUrl":null,"url":null,"abstract":"We propose a twin MOSFET fabrication technique to evaluate threshold voltage (Vt) fluctuations. Twin gates have been made using SiN sidewall masks that provide exactly the same gate lengths. From the difference in Vt between the twin transistors, we can evaluate the Vt fluctuation due not to a global variations across a wafer, but due to local variations. The standard deviation of the gate length difference between the twin transistors is smaller than 0.48 nm at a gate length of 95 nm.","PeriodicalId":447680,"journal":{"name":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Fabrication of twin transistors using sidewall masks for evaluating threshold voltage fluctuation\",\"authors\":\"M. Okuno, T. Aoyama, S. Nakamura, R. Sugino, H. Arimoto\",\"doi\":\"10.1109/ICMTS.2000.844401\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose a twin MOSFET fabrication technique to evaluate threshold voltage (Vt) fluctuations. Twin gates have been made using SiN sidewall masks that provide exactly the same gate lengths. From the difference in Vt between the twin transistors, we can evaluate the Vt fluctuation due not to a global variations across a wafer, but due to local variations. The standard deviation of the gate length difference between the twin transistors is smaller than 0.48 nm at a gate length of 95 nm.\",\"PeriodicalId\":447680,\"journal\":{\"name\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-03-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.2000.844401\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2000.844401","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fabrication of twin transistors using sidewall masks for evaluating threshold voltage fluctuation
We propose a twin MOSFET fabrication technique to evaluate threshold voltage (Vt) fluctuations. Twin gates have been made using SiN sidewall masks that provide exactly the same gate lengths. From the difference in Vt between the twin transistors, we can evaluate the Vt fluctuation due not to a global variations across a wafer, but due to local variations. The standard deviation of the gate length difference between the twin transistors is smaller than 0.48 nm at a gate length of 95 nm.