利用自定义可重构硬件的最小资源加速图像处理算法

J. Vourvoulakis, J. Lygouras, J. Kalomiros
{"title":"利用自定义可重构硬件的最小资源加速图像处理算法","authors":"J. Vourvoulakis, J. Lygouras, J. Kalomiros","doi":"10.1109/PCI.2012.11","DOIUrl":null,"url":null,"abstract":"The hardware/software implementation of a custom vision board using minimal resources out of a reconfigurable platform is described. Demanding robotic vision applications in most cases require dedicated hardware for reliable operation. The designed system is based on a Cyclone IV Altera FPGA device that constitutes the main processing unit of the reconfigurable hardware and on a 32 -- bit Microchip PIC32 micro controller as a complementary processor. The main goal of this research is to accelerate image processing algorithms using only minimal resources of the custom designed reconfigurable hardware. The micro controller serves peripheral control tasks, relieving valuable resources from the FPGA device. Video images are captured using a CMOS image sensor. USB connectivity with a personal computer is provided using a FIFO-to-USB module. Operational tasks such as frame grabbing, image filtering and USB communication are integrated to the system by implementing custom-designed controllers in VHDL. Image processing functions are accelerated using a fully parallel pipeline which is described analytically. A host computer interface has also been developed in order to test the overall system in action. The system is evaluated in terms of resource usage and the advantages emanating from the proposed architecture are discussed.","PeriodicalId":131195,"journal":{"name":"2012 16th Panhellenic Conference on Informatics","volume":"234 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Acceleration of Image Processing Algorithms Using Minimal Resources of Custom Reconfigurable Hardware\",\"authors\":\"J. Vourvoulakis, J. Lygouras, J. Kalomiros\",\"doi\":\"10.1109/PCI.2012.11\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The hardware/software implementation of a custom vision board using minimal resources out of a reconfigurable platform is described. Demanding robotic vision applications in most cases require dedicated hardware for reliable operation. The designed system is based on a Cyclone IV Altera FPGA device that constitutes the main processing unit of the reconfigurable hardware and on a 32 -- bit Microchip PIC32 micro controller as a complementary processor. The main goal of this research is to accelerate image processing algorithms using only minimal resources of the custom designed reconfigurable hardware. The micro controller serves peripheral control tasks, relieving valuable resources from the FPGA device. Video images are captured using a CMOS image sensor. USB connectivity with a personal computer is provided using a FIFO-to-USB module. Operational tasks such as frame grabbing, image filtering and USB communication are integrated to the system by implementing custom-designed controllers in VHDL. Image processing functions are accelerated using a fully parallel pipeline which is described analytically. A host computer interface has also been developed in order to test the overall system in action. The system is evaluated in terms of resource usage and the advantages emanating from the proposed architecture are discussed.\",\"PeriodicalId\":131195,\"journal\":{\"name\":\"2012 16th Panhellenic Conference on Informatics\",\"volume\":\"234 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 16th Panhellenic Conference on Informatics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PCI.2012.11\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 16th Panhellenic Conference on Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PCI.2012.11","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

描述了使用可重构平台的最小资源的自定义视觉板的硬件/软件实现。在大多数情况下,要求苛刻的机器人视觉应用需要专用硬件才能可靠运行。设计的系统基于Cyclone IV Altera FPGA器件构成可重构硬件的主处理单元,并基于32位Microchip PIC32微控制器作为补充处理器。本研究的主要目标是使用定制设计的可重构硬件的最小资源来加速图像处理算法。微控制器执行外设控制任务,从FPGA设备中释放宝贵的资源。视频图像是用CMOS图像传感器捕获的。使用FIFO-to-USB模块提供与个人计算机的USB连接。通过在VHDL中实现定制设计的控制器,将帧抓取、图像滤波和USB通信等操作任务集成到系统中。图像处理功能使用全并行管道加速,该管道被解析描述。为了测试整个系统的运行情况,还开发了一个主机接口。根据资源使用情况对系统进行了评估,并讨论了所提出的体系结构所产生的优点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Acceleration of Image Processing Algorithms Using Minimal Resources of Custom Reconfigurable Hardware
The hardware/software implementation of a custom vision board using minimal resources out of a reconfigurable platform is described. Demanding robotic vision applications in most cases require dedicated hardware for reliable operation. The designed system is based on a Cyclone IV Altera FPGA device that constitutes the main processing unit of the reconfigurable hardware and on a 32 -- bit Microchip PIC32 micro controller as a complementary processor. The main goal of this research is to accelerate image processing algorithms using only minimal resources of the custom designed reconfigurable hardware. The micro controller serves peripheral control tasks, relieving valuable resources from the FPGA device. Video images are captured using a CMOS image sensor. USB connectivity with a personal computer is provided using a FIFO-to-USB module. Operational tasks such as frame grabbing, image filtering and USB communication are integrated to the system by implementing custom-designed controllers in VHDL. Image processing functions are accelerated using a fully parallel pipeline which is described analytically. A host computer interface has also been developed in order to test the overall system in action. The system is evaluated in terms of resource usage and the advantages emanating from the proposed architecture are discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信