纳米点型浮栅超细场效应管的电荷效应

T. Ban, S. Migita, Y. Uraoka, Shin-ichi Yamamoto
{"title":"纳米点型浮栅超细场效应管的电荷效应","authors":"T. Ban, S. Migita, Y. Uraoka, Shin-ichi Yamamoto","doi":"10.1109/AM-FPD.2016.7543607","DOIUrl":null,"url":null,"abstract":"Metal nanoparticles (NPs) embedded in junctionless field-effect transistors (JL-FETs) with a length of 3.6 nm are fabricated and demonstrated. The anisotropic wet etching of a silicon-on-insulator (SOI) substrate was utilized to form V-grooves and to define nanometer-scale channel. Metal NPs are selectively placed onto bottom of V-groove using the Bio nano process (BNP). The JL-FET is applied to floating gate memory and used to investigate an impact on the short channel by charge trap of NPs. Low-voltage operation and broad threshold voltage shift as memory behavior are appeared in 3.6 nm channel length. It is expected that the JL-FETs can overcome the scaling limitations in floating gate memory, while the charge trap cause major problems in the sub 10 nm region.","PeriodicalId":422453,"journal":{"name":"2016 23rd International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Charge effects of ultrafine FET with nanodot type floating gate\",\"authors\":\"T. Ban, S. Migita, Y. Uraoka, Shin-ichi Yamamoto\",\"doi\":\"10.1109/AM-FPD.2016.7543607\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Metal nanoparticles (NPs) embedded in junctionless field-effect transistors (JL-FETs) with a length of 3.6 nm are fabricated and demonstrated. The anisotropic wet etching of a silicon-on-insulator (SOI) substrate was utilized to form V-grooves and to define nanometer-scale channel. Metal NPs are selectively placed onto bottom of V-groove using the Bio nano process (BNP). The JL-FET is applied to floating gate memory and used to investigate an impact on the short channel by charge trap of NPs. Low-voltage operation and broad threshold voltage shift as memory behavior are appeared in 3.6 nm channel length. It is expected that the JL-FETs can overcome the scaling limitations in floating gate memory, while the charge trap cause major problems in the sub 10 nm region.\",\"PeriodicalId\":422453,\"journal\":{\"name\":\"2016 23rd International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-07-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 23rd International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AM-FPD.2016.7543607\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 23rd International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AM-FPD.2016.7543607","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

制备并演示了金属纳米颗粒嵌入长度为3.6 nm的无结场效应晶体管(jl - fet)中。利用各向异性湿法刻蚀绝缘体上硅(SOI)衬底形成v型沟槽并定义纳米级沟槽。利用生物纳米工艺(BNP)选择性地将金属纳米粒子放置在v型槽的底部。将JL-FET应用于浮栅存储器,研究了NPs电荷阱对短通道的影响。在3.6 nm的通道长度上,出现了低电压工作和宽阈值电压漂移作为记忆行为。预计jl - fet可以克服浮栅存储器的缩放限制,而电荷陷阱在亚10nm区域造成主要问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Charge effects of ultrafine FET with nanodot type floating gate
Metal nanoparticles (NPs) embedded in junctionless field-effect transistors (JL-FETs) with a length of 3.6 nm are fabricated and demonstrated. The anisotropic wet etching of a silicon-on-insulator (SOI) substrate was utilized to form V-grooves and to define nanometer-scale channel. Metal NPs are selectively placed onto bottom of V-groove using the Bio nano process (BNP). The JL-FET is applied to floating gate memory and used to investigate an impact on the short channel by charge trap of NPs. Low-voltage operation and broad threshold voltage shift as memory behavior are appeared in 3.6 nm channel length. It is expected that the JL-FETs can overcome the scaling limitations in floating gate memory, while the charge trap cause major problems in the sub 10 nm region.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信