基于Virtex-4、Virtex-5和Virtex-6 FPGA的高效节能UART设计

K. Kumar, A. Kaur
{"title":"基于Virtex-4、Virtex-5和Virtex-6 FPGA的高效节能UART设计","authors":"K. Kumar, A. Kaur","doi":"10.21058/gjecs.2019.41002","DOIUrl":null,"url":null,"abstract":"We analyzed the deviation of various power of chips that are clustered on Universal Asynchronous Receiver Transmitter (UART), for example IOs power, leakage power and total power by varying the voltage supply. We performed our experiment and analyzed how the variation in voltage influences the power of UART chips. We used three different FPGA technology that are Virtex-4, Virtex-5, and Virtex-6 to perform our experiment and analyzed that Virtex-4 is most power efficient.","PeriodicalId":365710,"journal":{"name":"Gyancity Journal of Electronics and Computer Science","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-03-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Energy Efficient UART Design Using Virtex-4, Virtex-5 and Virtex-6 FPGA\",\"authors\":\"K. Kumar, A. Kaur\",\"doi\":\"10.21058/gjecs.2019.41002\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We analyzed the deviation of various power of chips that are clustered on Universal Asynchronous Receiver Transmitter (UART), for example IOs power, leakage power and total power by varying the voltage supply. We performed our experiment and analyzed how the variation in voltage influences the power of UART chips. We used three different FPGA technology that are Virtex-4, Virtex-5, and Virtex-6 to perform our experiment and analyzed that Virtex-4 is most power efficient.\",\"PeriodicalId\":365710,\"journal\":{\"name\":\"Gyancity Journal of Electronics and Computer Science\",\"volume\":\"73 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-03-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Gyancity Journal of Electronics and Computer Science\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.21058/gjecs.2019.41002\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Gyancity Journal of Electronics and Computer Science","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.21058/gjecs.2019.41002","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们分析了聚集在通用异步收发器(UART)上的芯片的各种功率偏差,例如IOs功率、漏功率和总功率。我们进行了实验,并分析了电压的变化如何影响UART芯片的功率。我们使用了Virtex-4、Virtex-5和Virtex-6三种不同的FPGA技术来执行我们的实验,并分析了Virtex-4是最节能的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Energy Efficient UART Design Using Virtex-4, Virtex-5 and Virtex-6 FPGA
We analyzed the deviation of various power of chips that are clustered on Universal Asynchronous Receiver Transmitter (UART), for example IOs power, leakage power and total power by varying the voltage supply. We performed our experiment and analyzed how the variation in voltage influences the power of UART chips. We used three different FPGA technology that are Virtex-4, Virtex-5, and Virtex-6 to perform our experiment and analyzed that Virtex-4 is most power efficient.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信