{"title":"一种用于高集成度W-CDMA移动终端的改进数字中频发射机结构","authors":"V. Leung, L. Larson, P. Gudem","doi":"10.1109/VETECS.2003.1207845","DOIUrl":null,"url":null,"abstract":"An improved digital-IF transmitter architecture for W-CDMA mobile terminals is proposed. Based on the heterodyne design but without requiring any off-chip IF filter, the transmitter enjoys the advantages of a homodyne architecture (such as circuit simplicity low power consumption and high level of integration) while avoiding the performance problems associated with direct up-conversion. By implementing the quadrature modulation in the digital domain, and requiring only a single path of analog baseband circuits, inherently perfect I/Q matching and good EVM (error vector magnitude) performance can be achieved. The intermediate frequency (IF) is chosen to be a quarter of the clock rate for very simple and low power digital modulator design. The difficulties of on-chip IF filtering were greatly alleviated by (a) performing a careful frequency planning, and (b) employing a special-purpose DAC to produce high-order sin(x)/x rolloff. System level simulation demonstrates that spurious-emission requirements are met with virtually no dedicated reconstruction filter circuits. This architecture takes full advantage of CMOS technology scaling by employing digital processing to ease analog complexities.","PeriodicalId":272763,"journal":{"name":"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-04-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An improved digital-IF transmitter architecture for highly-integrated W-CDMA mobile terminals\",\"authors\":\"V. Leung, L. Larson, P. Gudem\",\"doi\":\"10.1109/VETECS.2003.1207845\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An improved digital-IF transmitter architecture for W-CDMA mobile terminals is proposed. Based on the heterodyne design but without requiring any off-chip IF filter, the transmitter enjoys the advantages of a homodyne architecture (such as circuit simplicity low power consumption and high level of integration) while avoiding the performance problems associated with direct up-conversion. By implementing the quadrature modulation in the digital domain, and requiring only a single path of analog baseband circuits, inherently perfect I/Q matching and good EVM (error vector magnitude) performance can be achieved. The intermediate frequency (IF) is chosen to be a quarter of the clock rate for very simple and low power digital modulator design. The difficulties of on-chip IF filtering were greatly alleviated by (a) performing a careful frequency planning, and (b) employing a special-purpose DAC to produce high-order sin(x)/x rolloff. System level simulation demonstrates that spurious-emission requirements are met with virtually no dedicated reconstruction filter circuits. This architecture takes full advantage of CMOS technology scaling by employing digital processing to ease analog complexities.\",\"PeriodicalId\":272763,\"journal\":{\"name\":\"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-04-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VETECS.2003.1207845\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VETECS.2003.1207845","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An improved digital-IF transmitter architecture for highly-integrated W-CDMA mobile terminals
An improved digital-IF transmitter architecture for W-CDMA mobile terminals is proposed. Based on the heterodyne design but without requiring any off-chip IF filter, the transmitter enjoys the advantages of a homodyne architecture (such as circuit simplicity low power consumption and high level of integration) while avoiding the performance problems associated with direct up-conversion. By implementing the quadrature modulation in the digital domain, and requiring only a single path of analog baseband circuits, inherently perfect I/Q matching and good EVM (error vector magnitude) performance can be achieved. The intermediate frequency (IF) is chosen to be a quarter of the clock rate for very simple and low power digital modulator design. The difficulties of on-chip IF filtering were greatly alleviated by (a) performing a careful frequency planning, and (b) employing a special-purpose DAC to produce high-order sin(x)/x rolloff. System level simulation demonstrates that spurious-emission requirements are met with virtually no dedicated reconstruction filter circuits. This architecture takes full advantage of CMOS technology scaling by employing digital processing to ease analog complexities.