串行链路与基于时间的串行链路性能比较

M. Rashdan, F. El-Sayed, M. Salman
{"title":"串行链路与基于时间的串行链路性能比较","authors":"M. Rashdan, F. El-Sayed, M. Salman","doi":"10.1109/ICEEE49618.2020.9102626","DOIUrl":null,"url":null,"abstract":"This paper presents a Performance comparison between the SerDes architecture and the time-based architectures. The challenges and the drawbacks in designing both architectures have been discussed. An example of 4-bit 2Gb/s and 5-bit 2.5Gb/s SerDes links and PPM-TDC links have been designed and simulated in 180nm CMOS technology. The FFT and the percentage energy concentrated in different bandwidths of the transmitted signals have been studied and compared. The timing diagram of the received signals at the end of 40-inch FR4 channel is provided and compared. 3Gb/s and 4Gb/s links have been designed and simulated too using SerDes and time-based approach and the results are compared. The time-based architectures show better performance over SerDes architectures when limited number of bits are transmitted","PeriodicalId":131382,"journal":{"name":"2020 7th International Conference on Electrical and Electronics Engineering (ICEEE)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Performance Comparison between SerDes and Time-Based Serial Links\",\"authors\":\"M. Rashdan, F. El-Sayed, M. Salman\",\"doi\":\"10.1109/ICEEE49618.2020.9102626\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a Performance comparison between the SerDes architecture and the time-based architectures. The challenges and the drawbacks in designing both architectures have been discussed. An example of 4-bit 2Gb/s and 5-bit 2.5Gb/s SerDes links and PPM-TDC links have been designed and simulated in 180nm CMOS technology. The FFT and the percentage energy concentrated in different bandwidths of the transmitted signals have been studied and compared. The timing diagram of the received signals at the end of 40-inch FR4 channel is provided and compared. 3Gb/s and 4Gb/s links have been designed and simulated too using SerDes and time-based approach and the results are compared. The time-based architectures show better performance over SerDes architectures when limited number of bits are transmitted\",\"PeriodicalId\":131382,\"journal\":{\"name\":\"2020 7th International Conference on Electrical and Electronics Engineering (ICEEE)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 7th International Conference on Electrical and Electronics Engineering (ICEEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE49618.2020.9102626\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 7th International Conference on Electrical and Electronics Engineering (ICEEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE49618.2020.9102626","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文对SerDes架构和基于时间的架构进行了性能比较。讨论了设计这两种体系结构的挑战和缺点。在180nm CMOS技术下,设计并仿真了4位2Gb/s和5位2.5Gb/s的SerDes链路和PPM-TDC链路。研究并比较了FFT和传输信号中不同带宽集中的能量百分比。给出了40英寸FR4通道末端接收信号的时序图并进行了比较。利用SerDes和基于时间的方法对3Gb/s和4Gb/s链路进行了设计和仿真,并对仿真结果进行了比较。当传输的比特数有限时,基于时间的体系结构比SerDes体系结构表现出更好的性能
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Performance Comparison between SerDes and Time-Based Serial Links
This paper presents a Performance comparison between the SerDes architecture and the time-based architectures. The challenges and the drawbacks in designing both architectures have been discussed. An example of 4-bit 2Gb/s and 5-bit 2.5Gb/s SerDes links and PPM-TDC links have been designed and simulated in 180nm CMOS technology. The FFT and the percentage energy concentrated in different bandwidths of the transmitted signals have been studied and compared. The timing diagram of the received signals at the end of 40-inch FR4 channel is provided and compared. 3Gb/s and 4Gb/s links have been designed and simulated too using SerDes and time-based approach and the results are compared. The time-based architectures show better performance over SerDes architectures when limited number of bits are transmitted
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信