{"title":"超大规模集成电路设计中等离子体诱导损伤条件的识别","authors":"P. Simon, Wojciech Maly","doi":"10.1109/ICMTS.1999.766206","DOIUrl":null,"url":null,"abstract":"Typically, the plasma charging effect is investigated by using antenna test structures that do not replicate conditions occurring in real VLSI ICs well enough. Consequently, understanding, modelling and detection of plasma charging induced gate oxide damage in real ICs is often inadequate. This paper discusses a new plasma charging monitoring technique that assesses the extent of this problem. This technique employs a multiplexed antenna monitoring (MAM) test structure with more than 400 antenna configurations in order to determine the dependency between IC layout and the extent of gate oxide damage. The paper reports the results of application of this technique to a 0.35 /spl mu/m, 75 /spl Aring/ gate oxide CMOS technology. The obtained results lead to a new definition of \"antenna ratio\" which is proposed to capture plasma charging conditions in real VLSI devices.","PeriodicalId":273071,"journal":{"name":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Identification of plasma induced damage conditions in VLSI designs\",\"authors\":\"P. Simon, Wojciech Maly\",\"doi\":\"10.1109/ICMTS.1999.766206\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Typically, the plasma charging effect is investigated by using antenna test structures that do not replicate conditions occurring in real VLSI ICs well enough. Consequently, understanding, modelling and detection of plasma charging induced gate oxide damage in real ICs is often inadequate. This paper discusses a new plasma charging monitoring technique that assesses the extent of this problem. This technique employs a multiplexed antenna monitoring (MAM) test structure with more than 400 antenna configurations in order to determine the dependency between IC layout and the extent of gate oxide damage. The paper reports the results of application of this technique to a 0.35 /spl mu/m, 75 /spl Aring/ gate oxide CMOS technology. The obtained results lead to a new definition of \\\"antenna ratio\\\" which is proposed to capture plasma charging conditions in real VLSI devices.\",\"PeriodicalId\":273071,\"journal\":{\"name\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1999.766206\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1999.766206","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Identification of plasma induced damage conditions in VLSI designs
Typically, the plasma charging effect is investigated by using antenna test structures that do not replicate conditions occurring in real VLSI ICs well enough. Consequently, understanding, modelling and detection of plasma charging induced gate oxide damage in real ICs is often inadequate. This paper discusses a new plasma charging monitoring technique that assesses the extent of this problem. This technique employs a multiplexed antenna monitoring (MAM) test structure with more than 400 antenna configurations in order to determine the dependency between IC layout and the extent of gate oxide damage. The paper reports the results of application of this technique to a 0.35 /spl mu/m, 75 /spl Aring/ gate oxide CMOS technology. The obtained results lead to a new definition of "antenna ratio" which is proposed to capture plasma charging conditions in real VLSI devices.