逐次逼近寄存器A/D转换器缩短时间的设计

Mon Mon Thin, M. M. Than
{"title":"逐次逼近寄存器A/D转换器缩短时间的设计","authors":"Mon Mon Thin, M. M. Than","doi":"10.1109/ICITEED.2015.7408966","DOIUrl":null,"url":null,"abstract":"Acting as the gateway between the \"real world\" analog signal and digital signal, data converters have become a critical element of modern electronic devices. High-performance applications have put a particular emphasis on high-speed data conversion converters. A variety of converter architectures are being used to reach these higher speeds, each with special advantages. In modern life, the improvements of technologies and design methods have allowed to implement Successive Approximation Register (SAR) analog-to-digital converter (ADC) for higher performance. However, this converter has \"N\" time conversion steps required to digitize a sample for \"N\" bit due to the nature of successive approximation algorithm. To solve this situation, the new high performance architecture based on SAR ADC with charge redistribution DAC is created. In this paper, the proposed system modifies the SAR function to get high speed by reducing the number of bit cycles. Therefore, the proposed architecture can obtain better speed than the conventional architecture.","PeriodicalId":207985,"journal":{"name":"2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of time reduction for successive approximation register A/D converter\",\"authors\":\"Mon Mon Thin, M. M. Than\",\"doi\":\"10.1109/ICITEED.2015.7408966\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Acting as the gateway between the \\\"real world\\\" analog signal and digital signal, data converters have become a critical element of modern electronic devices. High-performance applications have put a particular emphasis on high-speed data conversion converters. A variety of converter architectures are being used to reach these higher speeds, each with special advantages. In modern life, the improvements of technologies and design methods have allowed to implement Successive Approximation Register (SAR) analog-to-digital converter (ADC) for higher performance. However, this converter has \\\"N\\\" time conversion steps required to digitize a sample for \\\"N\\\" bit due to the nature of successive approximation algorithm. To solve this situation, the new high performance architecture based on SAR ADC with charge redistribution DAC is created. In this paper, the proposed system modifies the SAR function to get high speed by reducing the number of bit cycles. Therefore, the proposed architecture can obtain better speed than the conventional architecture.\",\"PeriodicalId\":207985,\"journal\":{\"name\":\"2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICITEED.2015.7408966\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICITEED.2015.7408966","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

作为“现实世界”模拟信号和数字信号之间的门户,数据转换器已成为现代电子设备的关键组成部分。高性能应用特别强调高速数据转换转换器。各种转换器架构被用来达到这些更高的速度,每个都有特殊的优势。在现代生活中,技术和设计方法的改进使得实现连续逼近寄存器(SAR)模数转换器(ADC)具有更高的性能。然而,由于逐次逼近算法的性质,该转换器对“N”位的样本进行数字化需要“N”个时间转换步骤。为了解决这一问题,提出了一种基于电荷重分配的SAR ADC的高性能架构。本文提出的系统通过减少位周期数对SAR函数进行改进,以获得更高的速度。因此,该体系结构可以获得比传统体系结构更高的速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of time reduction for successive approximation register A/D converter
Acting as the gateway between the "real world" analog signal and digital signal, data converters have become a critical element of modern electronic devices. High-performance applications have put a particular emphasis on high-speed data conversion converters. A variety of converter architectures are being used to reach these higher speeds, each with special advantages. In modern life, the improvements of technologies and design methods have allowed to implement Successive Approximation Register (SAR) analog-to-digital converter (ADC) for higher performance. However, this converter has "N" time conversion steps required to digitize a sample for "N" bit due to the nature of successive approximation algorithm. To solve this situation, the new high performance architecture based on SAR ADC with charge redistribution DAC is created. In this paper, the proposed system modifies the SAR function to get high speed by reducing the number of bit cycles. Therefore, the proposed architecture can obtain better speed than the conventional architecture.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信