恒容量信号流信号处理器架构基准

H. Habereder, R. Harrison
{"title":"恒容量信号流信号处理器架构基准","authors":"H. Habereder, R. Harrison","doi":"10.1109/ASAP.1992.218563","DOIUrl":null,"url":null,"abstract":"This paper describes the implementation and benchmark testing of a high performance signal processor architecture based on the alternate low level primitive structures (ALPS) concept developed by the Naval Research Laboratory. The research shows that such digital signal processor architectures are not only feasible but provide a modular solution to a wide range of signal processing applications. In addition the benchmark tests show that such architectures provide higher efficiency and lower data transfer network contentions than existing global memory-based data flow architectures. The processor system consists of high-performance, fully programmable, embedded signal processors and controllers networked on a set of high bandwidth busses to provide a processing capability far in excess of that offered by current systems. The modular array processor (MAP) is a networked multiprocessor with VLSI-based signal and control processing modules.<<ETX>>","PeriodicalId":265438,"journal":{"name":"[1992] Proceedings of the International Conference on Application Specific Array Processors","volume":"83 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-08-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Constant capacity signal flow signal processor architecture benchmark\",\"authors\":\"H. Habereder, R. Harrison\",\"doi\":\"10.1109/ASAP.1992.218563\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the implementation and benchmark testing of a high performance signal processor architecture based on the alternate low level primitive structures (ALPS) concept developed by the Naval Research Laboratory. The research shows that such digital signal processor architectures are not only feasible but provide a modular solution to a wide range of signal processing applications. In addition the benchmark tests show that such architectures provide higher efficiency and lower data transfer network contentions than existing global memory-based data flow architectures. The processor system consists of high-performance, fully programmable, embedded signal processors and controllers networked on a set of high bandwidth busses to provide a processing capability far in excess of that offered by current systems. The modular array processor (MAP) is a networked multiprocessor with VLSI-based signal and control processing modules.<<ETX>>\",\"PeriodicalId\":265438,\"journal\":{\"name\":\"[1992] Proceedings of the International Conference on Application Specific Array Processors\",\"volume\":\"83 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1992-08-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"[1992] Proceedings of the International Conference on Application Specific Array Processors\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASAP.1992.218563\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"[1992] Proceedings of the International Conference on Application Specific Array Processors","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASAP.1992.218563","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文描述了一种高性能信号处理器架构的实现和基准测试,该架构基于海军研究实验室开发的交替低电平原始结构(ALPS)概念。研究表明,这种数字信号处理器架构不仅可行,而且为广泛的信号处理应用提供了模块化解决方案。此外,基准测试表明,与现有的基于全局内存的数据流架构相比,该架构提供了更高的效率和更低的数据传输网络争用。处理器系统由高性能、完全可编程的嵌入式信号处理器和控制器组成,这些处理器和控制器联网在一组高带宽总线上,以提供远远超过当前系统所提供的处理能力。模块化阵列处理器(MAP)是一种基于vlsi的信号和控制处理模块的网络化多处理器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Constant capacity signal flow signal processor architecture benchmark
This paper describes the implementation and benchmark testing of a high performance signal processor architecture based on the alternate low level primitive structures (ALPS) concept developed by the Naval Research Laboratory. The research shows that such digital signal processor architectures are not only feasible but provide a modular solution to a wide range of signal processing applications. In addition the benchmark tests show that such architectures provide higher efficiency and lower data transfer network contentions than existing global memory-based data flow architectures. The processor system consists of high-performance, fully programmable, embedded signal processors and controllers networked on a set of high bandwidth busses to provide a processing capability far in excess of that offered by current systems. The modular array processor (MAP) is a networked multiprocessor with VLSI-based signal and control processing modules.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信