S. H. Rasouli, A. Afzali-Kusha, A. Khademzadeh, M. Nourani
{"title":"低竞赛分电平电荷回收通管逻辑(LSCPL)低功耗","authors":"S. H. Rasouli, A. Afzali-Kusha, A. Khademzadeh, M. Nourani","doi":"10.1109/ICM.2003.237775","DOIUrl":null,"url":null,"abstract":"In this paper a novel logic family called Low-race Spilt-level Charge-Recycling Pass-transistor Logic (LSCPL) has been proposed that employs a new output driver. LSCPL has high deriving capability due to separating load from pass transistor logic and has less power consumption and smaller delay compared to previously charge recycling logic. It has an additional benefit of lower sensitivity to signal skew. Using new regenerator in LSCPL leads to complete elimination of controller in the circuit, hence the number of transistors was greatly reduced compared to previous Spilt-level Precharge Differential Logic (SPDL). Improvements in the parameters are confirmed by simulating a two input NAND gate.","PeriodicalId":180690,"journal":{"name":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Low-race Split-level Charge-Recycling Pass-transistor Logic (LSCPL) for low power\",\"authors\":\"S. H. Rasouli, A. Afzali-Kusha, A. Khademzadeh, M. Nourani\",\"doi\":\"10.1109/ICM.2003.237775\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper a novel logic family called Low-race Spilt-level Charge-Recycling Pass-transistor Logic (LSCPL) has been proposed that employs a new output driver. LSCPL has high deriving capability due to separating load from pass transistor logic and has less power consumption and smaller delay compared to previously charge recycling logic. It has an additional benefit of lower sensitivity to signal skew. Using new regenerator in LSCPL leads to complete elimination of controller in the circuit, hence the number of transistors was greatly reduced compared to previous Spilt-level Precharge Differential Logic (SPDL). Improvements in the parameters are confirmed by simulating a two input NAND gate.\",\"PeriodicalId\":180690,\"journal\":{\"name\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2003.237775\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2003.237775","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low-race Split-level Charge-Recycling Pass-transistor Logic (LSCPL) for low power
In this paper a novel logic family called Low-race Spilt-level Charge-Recycling Pass-transistor Logic (LSCPL) has been proposed that employs a new output driver. LSCPL has high deriving capability due to separating load from pass transistor logic and has less power consumption and smaller delay compared to previously charge recycling logic. It has an additional benefit of lower sensitivity to signal skew. Using new regenerator in LSCPL leads to complete elimination of controller in the circuit, hence the number of transistors was greatly reduced compared to previous Spilt-level Precharge Differential Logic (SPDL). Improvements in the parameters are confirmed by simulating a two input NAND gate.