基于VCO的电源时钟发生器的实现与分析

P. Khandekar, S. Subbaraman, Achint Sharma
{"title":"基于VCO的电源时钟发生器的实现与分析","authors":"P. Khandekar, S. Subbaraman, Achint Sharma","doi":"10.1109/ICIINFS.2009.5429843","DOIUrl":null,"url":null,"abstract":"Demands for low power electronics have motivated designers to explore new approaches to VLSI circuits. The classical approaches of reducing energy dissipation in conventional CMOS circuits include reducing the supply voltages, node capacitances, and switching frequencies. Energy-recovery circuitry, on the other hand, is a new promising approach to the design of VLSI circuits with very low energy dissipation. The supply voltage in adiabatic circuits in addition to providing the power to the circuit behaves as the clock of the circuit and for this reason is called power clock. One of the main concerns in the adiabatic logic circuits is the power clock generation. The design of a power clock generator is a challenging problem in this field. This paper discusses the design and simulation results of a VCO based power-clock supply generation for quasi-adiabatic circuits. The analysis is carried out in cadence design environment using 180nm technology using cell based design approach.","PeriodicalId":117199,"journal":{"name":"2009 International Conference on Industrial and Information Systems (ICIIS)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Implementation and analysis of VCO based power-clock supply generator\",\"authors\":\"P. Khandekar, S. Subbaraman, Achint Sharma\",\"doi\":\"10.1109/ICIINFS.2009.5429843\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Demands for low power electronics have motivated designers to explore new approaches to VLSI circuits. The classical approaches of reducing energy dissipation in conventional CMOS circuits include reducing the supply voltages, node capacitances, and switching frequencies. Energy-recovery circuitry, on the other hand, is a new promising approach to the design of VLSI circuits with very low energy dissipation. The supply voltage in adiabatic circuits in addition to providing the power to the circuit behaves as the clock of the circuit and for this reason is called power clock. One of the main concerns in the adiabatic logic circuits is the power clock generation. The design of a power clock generator is a challenging problem in this field. This paper discusses the design and simulation results of a VCO based power-clock supply generation for quasi-adiabatic circuits. The analysis is carried out in cadence design environment using 180nm technology using cell based design approach.\",\"PeriodicalId\":117199,\"journal\":{\"name\":\"2009 International Conference on Industrial and Information Systems (ICIIS)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Industrial and Information Systems (ICIIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIINFS.2009.5429843\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Industrial and Information Systems (ICIIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIINFS.2009.5429843","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

对低功耗电子产品的需求促使设计人员探索VLSI电路的新方法。传统CMOS电路中减小能量损耗的经典方法包括降低电源电压、节点电容和开关频率。另一方面,能量回收电路是设计极低能量耗散的VLSI电路的一种有前途的新方法。绝热电路中的电源电压除了为电路提供电源外,还充当电路的时钟,因此称为功率时钟。在绝热逻辑电路中,主要关注的问题之一是功率时钟的产生。功率时钟发生器的设计是该领域的一个具有挑战性的问题。本文讨论了一种基于压控振荡器的准绝热电路电源时钟发生器的设计和仿真结果。分析是在节奏设计环境中进行的,采用180nm技术,采用基于单元的设计方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation and analysis of VCO based power-clock supply generator
Demands for low power electronics have motivated designers to explore new approaches to VLSI circuits. The classical approaches of reducing energy dissipation in conventional CMOS circuits include reducing the supply voltages, node capacitances, and switching frequencies. Energy-recovery circuitry, on the other hand, is a new promising approach to the design of VLSI circuits with very low energy dissipation. The supply voltage in adiabatic circuits in addition to providing the power to the circuit behaves as the clock of the circuit and for this reason is called power clock. One of the main concerns in the adiabatic logic circuits is the power clock generation. The design of a power clock generator is a challenging problem in this field. This paper discusses the design and simulation results of a VCO based power-clock supply generation for quasi-adiabatic circuits. The analysis is carried out in cadence design environment using 180nm technology using cell based design approach.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信