N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo
{"title":"用于60ghz无线广域网的24ghz可重构频率合成器","authors":"N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo","doi":"10.1109/ASICON.2013.6811880","DOIUrl":null,"url":null,"abstract":"This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 24 GHz reconfigurable frequency synthesizer for 60 GHz WPAN\",\"authors\":\"N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo\",\"doi\":\"10.1109/ASICON.2013.6811880\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.\",\"PeriodicalId\":150654,\"journal\":{\"name\":\"2013 IEEE 10th International Conference on ASIC\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 10th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2013.6811880\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6811880","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 24 GHz reconfigurable frequency synthesizer for 60 GHz WPAN
This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.