{"title":"基于时钟门控技术的通信系统功率优化","authors":"Kanika Sahni, K. Rawat, S. Pandey, Ziauddin Ahmad","doi":"10.1109/ACCT.2015.74","DOIUrl":null,"url":null,"abstract":"A power optimized communication system is proposed in this paper with clock gating technique. The encoder decoder block and the converter circuits are designed using clock gating for power optimization without degrading the system performance. Unwanted switching activities can be much reduced by using clock gating techniques and power saving can be done. Negative latch has been used to generate the gated clock which feeds into various blocks. The RTL view of the communication system with gated clock is also generated for implementation in hardware. We have used two clocks of frequencies 20MHz and 200MHz. For these frequencies, the hierarchy total power is reduced by 68.27%, the logic power is reduced by 53.33%, the signal power is reduced by 75.67% and the clock domain and on-chip powers are same as it is in the system without using gated clock. Verilog HDL has been used to implement the various blocks and simulation done using ModelSim 10.3c. RTL implementation has been done using Xilinx ISE suite 13.4.","PeriodicalId":351783,"journal":{"name":"2015 Fifth International Conference on Advanced Computing & Communication Technologies","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-02-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Power Optimization of Communication System Using Clock Gating Technique\",\"authors\":\"Kanika Sahni, K. Rawat, S. Pandey, Ziauddin Ahmad\",\"doi\":\"10.1109/ACCT.2015.74\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A power optimized communication system is proposed in this paper with clock gating technique. The encoder decoder block and the converter circuits are designed using clock gating for power optimization without degrading the system performance. Unwanted switching activities can be much reduced by using clock gating techniques and power saving can be done. Negative latch has been used to generate the gated clock which feeds into various blocks. The RTL view of the communication system with gated clock is also generated for implementation in hardware. We have used two clocks of frequencies 20MHz and 200MHz. For these frequencies, the hierarchy total power is reduced by 68.27%, the logic power is reduced by 53.33%, the signal power is reduced by 75.67% and the clock domain and on-chip powers are same as it is in the system without using gated clock. Verilog HDL has been used to implement the various blocks and simulation done using ModelSim 10.3c. RTL implementation has been done using Xilinx ISE suite 13.4.\",\"PeriodicalId\":351783,\"journal\":{\"name\":\"2015 Fifth International Conference on Advanced Computing & Communication Technologies\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-02-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 Fifth International Conference on Advanced Computing & Communication Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACCT.2015.74\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Fifth International Conference on Advanced Computing & Communication Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACCT.2015.74","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
摘要
本文提出了一种基于时钟门控技术的功率优化通信系统。在不降低系统性能的前提下,采用时钟门控技术对编解码器和转换电路进行功率优化设计。通过使用时钟门控技术,可以大大减少不必要的开关活动,并且可以节省电力。负锁存器已被用来产生门控时钟馈入各种模块。生成了带门控时钟的通信系统的RTL视图,以便在硬件上实现。我们使用了频率为20MHz和200MHz的两个时钟。在这些频率下,层次总功耗降低了68.27%,逻辑功耗降低了53.33%,信号功耗降低了75.67%,时钟域和片上功耗与未使用门控时钟时相同。使用Verilog HDL来实现使用ModelSim 10.3c完成的各种模块和仿真。RTL实现使用Xilinx ISE suite 13.4完成。
Power Optimization of Communication System Using Clock Gating Technique
A power optimized communication system is proposed in this paper with clock gating technique. The encoder decoder block and the converter circuits are designed using clock gating for power optimization without degrading the system performance. Unwanted switching activities can be much reduced by using clock gating techniques and power saving can be done. Negative latch has been used to generate the gated clock which feeds into various blocks. The RTL view of the communication system with gated clock is also generated for implementation in hardware. We have used two clocks of frequencies 20MHz and 200MHz. For these frequencies, the hierarchy total power is reduced by 68.27%, the logic power is reduced by 53.33%, the signal power is reduced by 75.67% and the clock domain and on-chip powers are same as it is in the system without using gated clock. Verilog HDL has been used to implement the various blocks and simulation done using ModelSim 10.3c. RTL implementation has been done using Xilinx ISE suite 13.4.