ip可靠性验证的低成本硬件方法

R. Leveugle
{"title":"ip可靠性验证的低成本硬件方法","authors":"R. Leveugle","doi":"10.1109/DFTVS.2001.966776","DOIUrl":null,"url":null,"abstract":"It has been recognized that analyzing at an early stage of the design the potential faulty behaviors of a circuit becomes a major concern due to the increasing probability of transient faults. It has been proposed to carry out such an analysis using fault injections in a hardware prototype of the circuit under design. This paper reports on a low cost environment using such a flow. A simple FPGA-based development board is used to emulate the circuit and the execution results are analysed on a PC computer. A generic, scalable, approach is proposed to overcome the limitations of such a simple set-up. Such an environment can for example allow a designer to perform efficient and low cost dependability analyses for IP blocks.","PeriodicalId":187031,"journal":{"name":"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"A low-cost hardware approach to dependability validation of IPs\",\"authors\":\"R. Leveugle\",\"doi\":\"10.1109/DFTVS.2001.966776\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It has been recognized that analyzing at an early stage of the design the potential faulty behaviors of a circuit becomes a major concern due to the increasing probability of transient faults. It has been proposed to carry out such an analysis using fault injections in a hardware prototype of the circuit under design. This paper reports on a low cost environment using such a flow. A simple FPGA-based development board is used to emulate the circuit and the execution results are analysed on a PC computer. A generic, scalable, approach is proposed to overcome the limitations of such a simple set-up. Such an environment can for example allow a designer to perform efficient and low cost dependability analyses for IP blocks.\",\"PeriodicalId\":187031,\"journal\":{\"name\":\"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFTVS.2001.966776\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.2001.966776","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

由于瞬态故障的可能性越来越大,在设计的早期阶段分析电路的潜在故障行为已成为一个主要问题。已经提出了在设计电路的硬件原型中使用故障注入来进行这样的分析。本文报道了使用这种流程的低成本环境。利用一个简单的基于fpga的开发板对电路进行仿真,并在PC机上对执行结果进行分析。提出了一种通用的、可扩展的方法来克服这种简单设置的局限性。例如,这样的环境可以允许设计人员对IP块执行高效和低成本的可靠性分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A low-cost hardware approach to dependability validation of IPs
It has been recognized that analyzing at an early stage of the design the potential faulty behaviors of a circuit becomes a major concern due to the increasing probability of transient faults. It has been proposed to carry out such an analysis using fault injections in a hardware prototype of the circuit under design. This paper reports on a low cost environment using such a flow. A simple FPGA-based development board is used to emulate the circuit and the execution results are analysed on a PC computer. A generic, scalable, approach is proposed to overcome the limitations of such a simple set-up. Such an environment can for example allow a designer to perform efficient and low cost dependability analyses for IP blocks.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信