45nm工艺下10T和14T全加法器的比较分析

R. Johri, R. Singh, S. P. Pandey, S. Akashe
{"title":"45nm工艺下10T和14T全加法器的比较分析","authors":"R. Johri, R. Singh, S. P. Pandey, S. Akashe","doi":"10.1109/PDGC.2012.6449931","DOIUrl":null,"url":null,"abstract":"Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.","PeriodicalId":166718,"journal":{"name":"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Comparative analysis of 10T and 14T full adder at 45nm technology\",\"authors\":\"R. Johri, R. Singh, S. P. Pandey, S. Akashe\",\"doi\":\"10.1109/PDGC.2012.6449931\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.\",\"PeriodicalId\":166718,\"journal\":{\"name\":\"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PDGC.2012.6449931\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PDGC.2012.6449931","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

加法器是算术VLSI电路的基本组成部分,存在于算术和逻辑单元内的处理器和微控制器中。因此,升级加法器的性能变得势在必行,这必然会导致使用加法器的数字电子电路的改进。到目前为止,全加法器的设计采用了广泛的结构,以改善功耗、速度性能和结构尺寸等各种参数。本文介绍了10T和14T全加法器的比较分析,目的是在45nm技术下提高功率效率和减小结构尺寸。利用Cadence Virtuoso工具和SPECTRE模拟器,通过改变不同的参数,得到了功率的仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Comparative analysis of 10T and 14T full adder at 45nm technology
Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信