{"title":"45nm工艺下10T和14T全加法器的比较分析","authors":"R. Johri, R. Singh, S. P. Pandey, S. Akashe","doi":"10.1109/PDGC.2012.6449931","DOIUrl":null,"url":null,"abstract":"Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.","PeriodicalId":166718,"journal":{"name":"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Comparative analysis of 10T and 14T full adder at 45nm technology\",\"authors\":\"R. Johri, R. Singh, S. P. Pandey, S. Akashe\",\"doi\":\"10.1109/PDGC.2012.6449931\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.\",\"PeriodicalId\":166718,\"journal\":{\"name\":\"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PDGC.2012.6449931\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 2nd IEEE International Conference on Parallel, Distributed and Grid Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PDGC.2012.6449931","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Comparative analysis of 10T and 14T full adder at 45nm technology
Adders are basic building block of Arithmetic VLSI circuits found in processors and microcontroller inside Arithmetic and Logic units. Upgrading the performance of the adder thus becomes imperative which would certainly result in the improvement of digital electronic circuits where adder is employed. Full adders, till now, have been designed using wide range of structures for improvement of various parameters like power consumption, speed performance and structure size. The paper here describes a comparative analysis of 10T and 14T full adder with the aim of increasing power efficiency and reducing structure size at 45nm technology. The simulation results have been obtained for power by varying different parameters using Cadence Virtuoso Tool and SPECTRE simulator.