一种全动态锁存比较器偏移抵消的数字方法

A. Ahrar, M. Yavari
{"title":"一种全动态锁存比较器偏移抵消的数字方法","authors":"A. Ahrar, M. Yavari","doi":"10.1109/ICEE52715.2021.9544133","DOIUrl":null,"url":null,"abstract":"In this paper, we have proposed a two-phase high precision digital offset cancellation method for dynamic latched comparators. The proposed method's first phase is weight balance control, and the second phase is named body bias control. The first phase reduces the offset of the comparator up to a few millivolts, and the second phase alleviates this amount to some decades of microvolts. The main reason for using the second phase is the weight balance calibration's sensitivity to the input pairs sizes and kickback noise. A retiming method is used to control the thermometer code DAC switching activities and minimize the glitches. The thermometer DAC structure is used for the body bias control method instead of R-2R DAC to ensure the body bias controller's monotonic signal. Circuitry simulations are done using Cadence with 180 nm standard CMOS technology under 1 V power supply. A strong-arm dynamic latched comparator is used for our calibration study. Before calibration, the input offset has three times of standard deviation equal to 19.56 millivolts. The weight balance control offset method has reduced this amount to almost 2.8 millivolts. Finally, the fully-calibrated comparator results have an offset equal to 363 microvolts. The calibration clock is set to be 33.3 MHz. Our offset cancellation prepares 53.9 times improvement in the input offset of the comparator using 389 microwatts.","PeriodicalId":254932,"journal":{"name":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","volume":"152 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Digital Method for Offset Cancellation of Fully Dynamic Latched Comparators\",\"authors\":\"A. Ahrar, M. Yavari\",\"doi\":\"10.1109/ICEE52715.2021.9544133\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have proposed a two-phase high precision digital offset cancellation method for dynamic latched comparators. The proposed method's first phase is weight balance control, and the second phase is named body bias control. The first phase reduces the offset of the comparator up to a few millivolts, and the second phase alleviates this amount to some decades of microvolts. The main reason for using the second phase is the weight balance calibration's sensitivity to the input pairs sizes and kickback noise. A retiming method is used to control the thermometer code DAC switching activities and minimize the glitches. The thermometer DAC structure is used for the body bias control method instead of R-2R DAC to ensure the body bias controller's monotonic signal. Circuitry simulations are done using Cadence with 180 nm standard CMOS technology under 1 V power supply. A strong-arm dynamic latched comparator is used for our calibration study. Before calibration, the input offset has three times of standard deviation equal to 19.56 millivolts. The weight balance control offset method has reduced this amount to almost 2.8 millivolts. Finally, the fully-calibrated comparator results have an offset equal to 363 microvolts. The calibration clock is set to be 33.3 MHz. Our offset cancellation prepares 53.9 times improvement in the input offset of the comparator using 389 microwatts.\",\"PeriodicalId\":254932,\"journal\":{\"name\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"volume\":\"152 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-05-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEE52715.2021.9544133\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE52715.2021.9544133","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种用于动态锁存比较器的两相高精度数字偏置抵消方法。该方法的第一阶段是体重平衡控制,第二阶段是身体偏差控制。第一阶段将比较器的偏移量减少到几毫伏,第二阶段将这个量减轻到几十微伏。使用第二阶段的主要原因是重量平衡校准对输入对大小和反打噪声的敏感性。一种重新定时的方法被用来控制温度表码DAC切换活动和最小化故障。体偏控制方法采用温度计DAC结构代替R-2R DAC,以保证体偏控制器信号的单调性。电路仿真使用Cadence与180 nm标准CMOS技术在1 V电源下完成。我们的校准研究使用了一个强臂动态闩锁比较器。校正前,输入偏置有三倍的标准差,等于19.56毫伏。重量平衡控制偏移方法已将这一数量减少到近2.8毫伏。最后,完全校准的比较器结果具有等于363微伏的偏移。校准时钟设置为33.3 MHz。我们的偏置抵消使比较器的输入偏置提高了53.9倍,使用389微瓦。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Digital Method for Offset Cancellation of Fully Dynamic Latched Comparators
In this paper, we have proposed a two-phase high precision digital offset cancellation method for dynamic latched comparators. The proposed method's first phase is weight balance control, and the second phase is named body bias control. The first phase reduces the offset of the comparator up to a few millivolts, and the second phase alleviates this amount to some decades of microvolts. The main reason for using the second phase is the weight balance calibration's sensitivity to the input pairs sizes and kickback noise. A retiming method is used to control the thermometer code DAC switching activities and minimize the glitches. The thermometer DAC structure is used for the body bias control method instead of R-2R DAC to ensure the body bias controller's monotonic signal. Circuitry simulations are done using Cadence with 180 nm standard CMOS technology under 1 V power supply. A strong-arm dynamic latched comparator is used for our calibration study. Before calibration, the input offset has three times of standard deviation equal to 19.56 millivolts. The weight balance control offset method has reduced this amount to almost 2.8 millivolts. Finally, the fully-calibrated comparator results have an offset equal to 363 microvolts. The calibration clock is set to be 33.3 MHz. Our offset cancellation prepares 53.9 times improvement in the input offset of the comparator using 389 microwatts.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信