基于HINOC3.0的HIMAC协处理器设计

Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong
{"title":"基于HINOC3.0的HIMAC协处理器设计","authors":"Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong","doi":"10.1109/ICCCS52626.2021.9449225","DOIUrl":null,"url":null,"abstract":"A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.","PeriodicalId":376290,"journal":{"name":"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)","volume":"76 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of HIMAC Coprocessor for HINOC3.0\",\"authors\":\"Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong\",\"doi\":\"10.1109/ICCCS52626.2021.9449225\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.\",\"PeriodicalId\":376290,\"journal\":{\"name\":\"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)\",\"volume\":\"76 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCS52626.2021.9449225\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCS52626.2021.9449225","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种高性能同轴网络媒体访问控制层(HINOC3.0)加速协处理器。该设计旨在提供高达10G以太网帧的线速处理。本设计还完成了以下功能:1)支持物理层HIPHY (HINOC物理层)的2 ~ 16通道bonding功能;2)最多支持128台终端设备;3)支持对以太网帧进行过滤和分类,完成分配优先级、丢弃、重定向等操作;4)支持EMAC帧和HIMAC帧之间的相互转换,完成封装和拆分工作;5)支持EMAC接口和HIMAC接口之间的数据交换。通过fpga的实现,该HIMAC设计可以支持高达10G以太网帧的线速处理,并为HINOC3.0提供媒体访问控制层功能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of HIMAC Coprocessor for HINOC3.0
A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信