Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong
{"title":"基于HINOC3.0的HIMAC协处理器设计","authors":"Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong","doi":"10.1109/ICCCS52626.2021.9449225","DOIUrl":null,"url":null,"abstract":"A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.","PeriodicalId":376290,"journal":{"name":"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)","volume":"76 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of HIMAC Coprocessor for HINOC3.0\",\"authors\":\"Jinjian Huang, Z. Qiu, Weitao Pan, Jun Li, Zhi-Qiang Gao, Bingbing Han, Zihao Xiong, M. Dong\",\"doi\":\"10.1109/ICCCS52626.2021.9449225\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.\",\"PeriodicalId\":376290,\"journal\":{\"name\":\"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)\",\"volume\":\"76 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCS52626.2021.9449225\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 6th International Conference on Computer and Communication Systems (ICCCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCS52626.2021.9449225","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A high-performance HIMAC (HINOC Media Access Control layer) acceleration coprocessor for High-Performance Network over Coax (HINOC3.0) is presented in this paper. The design aims to provide wire-speed processing of up to 10G Ethernet frames. The design also completes the following functions: 1) Supports 2 to 16 channel bonding of the physical layer HIPHY (HINOC Physical layer); 2) Supports up to 128 terminal devices; 3) Supports the filtering and classification of Ethernet frames, completing operations such as assigning priority, discarding, and redirecting; 4) Supports mutual conversion between EMAC frame and HIMAC frame, by completing the encapsulating and splitting work; 5) Supports data exchange between EMAC interface and HIMAC interface. With the implementation of FPGAs, this HIMAC design can support wire-speed processing of up to 10G Ethernet frames and provide media access control layer functions for HINOC3.0.