基于FPGA的Sigma-Delta调制最陡信道均衡算法的实现及面积性能分析

T. Memon, A. Pathan, P. Beckett
{"title":"基于FPGA的Sigma-Delta调制最陡信道均衡算法的实现及面积性能分析","authors":"T. Memon, A. Pathan, P. Beckett","doi":"10.1109/ICSPCS.2018.8631710","DOIUrl":null,"url":null,"abstract":"FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.","PeriodicalId":179948,"journal":{"name":"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization\",\"authors\":\"T. Memon, A. Pathan, P. Beckett\",\"doi\":\"10.1109/ICSPCS.2018.8631710\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.\",\"PeriodicalId\":179948,\"journal\":{\"name\":\"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSPCS.2018.8631710\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPCS.2018.8631710","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

FPGA现在是实现从简单到复杂的各种DSP系统的常用方法。Sigma-delta调制(SDM)技术与短字长系统相结合,对几乎所有的DSP应用都具有吸引力。在这项工作中,我们在MATLAB和FPGA上设计了一个自适应信道均衡器,使用sigma-delta调制技术来实现改进的最速下降算法。此外,为了进行功能验证和面积性能分析,将设计与相应的多比特实现进行了比较。区域性能分析验证了SDM是一种有效的字长缩减技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization
FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信