{"title":"高性能超分辨率星载SAR实时成像芯片设计","authors":"Yongrui Li, Liang Chen, Fang Liu, Tingting Qiao, Ming Xu, Yizhuang Xie","doi":"10.1109/CISS57580.2022.9971430","DOIUrl":null,"url":null,"abstract":"Aiming at the requirements of spaceborne SAR for high-performance and low-power onboard processors with ultra-high-precision real-time imaging capabilities, we propose a design method for a chip that is capable of high-performance super-resolution real-time imaging in this paper, which can solve the challenges of miniaturization and low power consumption in the current spaceborne processing system. Based on FFBP super-resolution imaging algorithm, the architecture of the spaceborne SAR chip and the high-performance processing engine on the chip are designed, and the structure of the super-resolution SAR real-time imaging parallel processing system is described. Based on the existing work, the chip’s resource consumption and real-time imaging performance are evaluated in a specific processing scenario. The analysis shows that the design of the ultra-high-resolution SAR imaging chip in this paper can greatly reduce the image acquisition time and effectively reduce the power consumption of the spaceborne SAR imaging system, which can provide a reference for the development of related chips.","PeriodicalId":331510,"journal":{"name":"2022 3rd China International SAR Symposium (CISS)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-11-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of High-performance Super-resolution Spaceborne SAR Real-time Imaging Chip\",\"authors\":\"Yongrui Li, Liang Chen, Fang Liu, Tingting Qiao, Ming Xu, Yizhuang Xie\",\"doi\":\"10.1109/CISS57580.2022.9971430\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Aiming at the requirements of spaceborne SAR for high-performance and low-power onboard processors with ultra-high-precision real-time imaging capabilities, we propose a design method for a chip that is capable of high-performance super-resolution real-time imaging in this paper, which can solve the challenges of miniaturization and low power consumption in the current spaceborne processing system. Based on FFBP super-resolution imaging algorithm, the architecture of the spaceborne SAR chip and the high-performance processing engine on the chip are designed, and the structure of the super-resolution SAR real-time imaging parallel processing system is described. Based on the existing work, the chip’s resource consumption and real-time imaging performance are evaluated in a specific processing scenario. The analysis shows that the design of the ultra-high-resolution SAR imaging chip in this paper can greatly reduce the image acquisition time and effectively reduce the power consumption of the spaceborne SAR imaging system, which can provide a reference for the development of related chips.\",\"PeriodicalId\":331510,\"journal\":{\"name\":\"2022 3rd China International SAR Symposium (CISS)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-11-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 3rd China International SAR Symposium (CISS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CISS57580.2022.9971430\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 3rd China International SAR Symposium (CISS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CISS57580.2022.9971430","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of High-performance Super-resolution Spaceborne SAR Real-time Imaging Chip
Aiming at the requirements of spaceborne SAR for high-performance and low-power onboard processors with ultra-high-precision real-time imaging capabilities, we propose a design method for a chip that is capable of high-performance super-resolution real-time imaging in this paper, which can solve the challenges of miniaturization and low power consumption in the current spaceborne processing system. Based on FFBP super-resolution imaging algorithm, the architecture of the spaceborne SAR chip and the high-performance processing engine on the chip are designed, and the structure of the super-resolution SAR real-time imaging parallel processing system is described. Based on the existing work, the chip’s resource consumption and real-time imaging performance are evaluated in a specific processing scenario. The analysis shows that the design of the ultra-high-resolution SAR imaging chip in this paper can greatly reduce the image acquisition time and effectively reduce the power consumption of the spaceborne SAR imaging system, which can provide a reference for the development of related chips.