一种用于MIMO系统的流水线Schnorr-Euchner球体解码器结构

Xuan-Nghia Nguyen, Minh-Tuan Le, N. Pham, Vu-Duc Ngo
{"title":"一种用于MIMO系统的流水线Schnorr-Euchner球体解码器结构","authors":"Xuan-Nghia Nguyen, Minh-Tuan Le, N. Pham, Vu-Duc Ngo","doi":"10.1109/ATC.2015.7388353","DOIUrl":null,"url":null,"abstract":"The combination of multiple-input multiple-output (MIMO) and Space-Time Block Coding (STBC) is a potential solution for increasing throughput and reliability in data transmission. A pipelined architecture for a Schnorr-Euchner algorithm based sphere decoder used in STBC systems is proposed in this paper. The architecture was designed for a 2×2 antenna system with 16-quadrature amplitude modulation (16-QAM). The architecture was synthesized and implemented on a Xilinx Virtex-7 FPGA. The implementation results have shown that the proposed architecture outperforms existing ones in terms of throughput and maximum clock frequency thanks to pipelined processing.","PeriodicalId":142783,"journal":{"name":"2015 International Conference on Advanced Technologies for Communications (ATC)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A pipelined Schnorr-Euchner sphere decoder architecture for MIMO systems\",\"authors\":\"Xuan-Nghia Nguyen, Minh-Tuan Le, N. Pham, Vu-Duc Ngo\",\"doi\":\"10.1109/ATC.2015.7388353\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The combination of multiple-input multiple-output (MIMO) and Space-Time Block Coding (STBC) is a potential solution for increasing throughput and reliability in data transmission. A pipelined architecture for a Schnorr-Euchner algorithm based sphere decoder used in STBC systems is proposed in this paper. The architecture was designed for a 2×2 antenna system with 16-quadrature amplitude modulation (16-QAM). The architecture was synthesized and implemented on a Xilinx Virtex-7 FPGA. The implementation results have shown that the proposed architecture outperforms existing ones in terms of throughput and maximum clock frequency thanks to pipelined processing.\",\"PeriodicalId\":142783,\"journal\":{\"name\":\"2015 International Conference on Advanced Technologies for Communications (ATC)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Advanced Technologies for Communications (ATC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATC.2015.7388353\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Advanced Technologies for Communications (ATC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATC.2015.7388353","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

多输入多输出(MIMO)和空时分组编码(STBC)的结合是提高数据传输吞吐量和可靠性的潜在解决方案。本文提出了一种用于STBC系统的基于Schnorr-Euchner算法的球解码器的流水线结构。该架构设计用于2×2 16正交调幅(16-QAM)天线系统。该体系结构在Xilinx Virtex-7 FPGA上进行了综合和实现。实现结果表明,由于采用流水线处理,该架构在吞吐量和最大时钟频率方面优于现有架构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A pipelined Schnorr-Euchner sphere decoder architecture for MIMO systems
The combination of multiple-input multiple-output (MIMO) and Space-Time Block Coding (STBC) is a potential solution for increasing throughput and reliability in data transmission. A pipelined architecture for a Schnorr-Euchner algorithm based sphere decoder used in STBC systems is proposed in this paper. The architecture was designed for a 2×2 antenna system with 16-quadrature amplitude modulation (16-QAM). The architecture was synthesized and implemented on a Xilinx Virtex-7 FPGA. The implementation results have shown that the proposed architecture outperforms existing ones in terms of throughput and maximum clock frequency thanks to pipelined processing.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信