{"title":"准soi mosfet中最大横向电场减小的证据","authors":"Chiu Ng, C. Nguyen, S.S. Wong","doi":"10.1109/TENCON.1995.496331","DOIUrl":null,"url":null,"abstract":"A novel MOSFET device structure known as Quasi-SOI (QSOI MOSFET) permits direct measurements of substrate current generated by impact ionization near the SOI drain. It is observed that QSOI devices with identical dimensions and fabricated on the same wafer as built devices have lower substrate current when subjected to the same biases. We present here simulated and experimental evidence leading to the conclusion that the lateral maximum electric field near the drain is indeed lower in QSOI devices, with important implications for enhanced reliability in true SOI MOSETs.","PeriodicalId":425138,"journal":{"name":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-11-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Evidence of reduced maximum lateral e-field in quasi-SOI MOSFETs\",\"authors\":\"Chiu Ng, C. Nguyen, S.S. Wong\",\"doi\":\"10.1109/TENCON.1995.496331\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel MOSFET device structure known as Quasi-SOI (QSOI MOSFET) permits direct measurements of substrate current generated by impact ionization near the SOI drain. It is observed that QSOI devices with identical dimensions and fabricated on the same wafer as built devices have lower substrate current when subjected to the same biases. We present here simulated and experimental evidence leading to the conclusion that the lateral maximum electric field near the drain is indeed lower in QSOI devices, with important implications for enhanced reliability in true SOI MOSETs.\",\"PeriodicalId\":425138,\"journal\":{\"name\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-11-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.1995.496331\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.1995.496331","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Evidence of reduced maximum lateral e-field in quasi-SOI MOSFETs
A novel MOSFET device structure known as Quasi-SOI (QSOI MOSFET) permits direct measurements of substrate current generated by impact ionization near the SOI drain. It is observed that QSOI devices with identical dimensions and fabricated on the same wafer as built devices have lower substrate current when subjected to the same biases. We present here simulated and experimental evidence leading to the conclusion that the lateral maximum electric field near the drain is indeed lower in QSOI devices, with important implications for enhanced reliability in true SOI MOSETs.