Michelle Ang Syn Yi, R. Hussin, N. Ahmad, F. Rokhani
{"title":"利用Cadence Virtuoso工具进行45纳米工艺比较器布局设计的面积优化","authors":"Michelle Ang Syn Yi, R. Hussin, N. Ahmad, F. Rokhani","doi":"10.1109/sennano51750.2021.9642560","DOIUrl":null,"url":null,"abstract":"This paper presents the area optimization of comparator layout design. Nowadays, technology is continuously developing to improve the quality of human’s life. Electronic devices tend to design in smaller size, lower cost and higher performance. Therefore, layout design plays an important role to design the electronic devices in smaller size, lower cost, and higher performance. This is because when the layout size decreases, the number of chips can be produced by one semiconductor wafer increases and the cost of integrated circuits chip decreases. This project implements the techniques to optimize the area comparator layout which are diffusion sharing, legging and flip the sub-cells by using Cadence Virtuoso tools in 45 nanometer process technology. Based on the result, the total area optimization of comparator layout by comparison the area that given when generated layout from schematic with the area of finalize layout is 67.10%.","PeriodicalId":325031,"journal":{"name":"2021 IEEE International Conference on Sensors and Nanotechnology (SENNANO)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Area optimization of comparator layout design by using Cadence Virtuoso tools in 45 nanometer process technology\",\"authors\":\"Michelle Ang Syn Yi, R. Hussin, N. Ahmad, F. Rokhani\",\"doi\":\"10.1109/sennano51750.2021.9642560\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the area optimization of comparator layout design. Nowadays, technology is continuously developing to improve the quality of human’s life. Electronic devices tend to design in smaller size, lower cost and higher performance. Therefore, layout design plays an important role to design the electronic devices in smaller size, lower cost, and higher performance. This is because when the layout size decreases, the number of chips can be produced by one semiconductor wafer increases and the cost of integrated circuits chip decreases. This project implements the techniques to optimize the area comparator layout which are diffusion sharing, legging and flip the sub-cells by using Cadence Virtuoso tools in 45 nanometer process technology. Based on the result, the total area optimization of comparator layout by comparison the area that given when generated layout from schematic with the area of finalize layout is 67.10%.\",\"PeriodicalId\":325031,\"journal\":{\"name\":\"2021 IEEE International Conference on Sensors and Nanotechnology (SENNANO)\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Sensors and Nanotechnology (SENNANO)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/sennano51750.2021.9642560\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Sensors and Nanotechnology (SENNANO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/sennano51750.2021.9642560","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Area optimization of comparator layout design by using Cadence Virtuoso tools in 45 nanometer process technology
This paper presents the area optimization of comparator layout design. Nowadays, technology is continuously developing to improve the quality of human’s life. Electronic devices tend to design in smaller size, lower cost and higher performance. Therefore, layout design plays an important role to design the electronic devices in smaller size, lower cost, and higher performance. This is because when the layout size decreases, the number of chips can be produced by one semiconductor wafer increases and the cost of integrated circuits chip decreases. This project implements the techniques to optimize the area comparator layout which are diffusion sharing, legging and flip the sub-cells by using Cadence Virtuoso tools in 45 nanometer process technology. Based on the result, the total area optimization of comparator layout by comparison the area that given when generated layout from schematic with the area of finalize layout is 67.10%.