面向光伏并网的三电平z源NPC逆变器简化CMV SVPWM方案

Swapan Kumar Baksi, R. Behera
{"title":"面向光伏并网的三电平z源NPC逆变器简化CMV SVPWM方案","authors":"Swapan Kumar Baksi, R. Behera","doi":"10.1109/ICPEE54198.2023.10060515","DOIUrl":null,"url":null,"abstract":"Renewable energy and various drive applications favor multilevel inverters with voltage boosting capabilities. For those applications, the common mode voltage (CMV) produced by multilevel inverters must be limited. Consequently, a simplified space vector pulse width modulation (SVPWM) scheme for the three-level Z-source neutral point clamping (NPC) inverter with special switching sequences is proposed to achieve voltage boosting and common mode voltage reduction. Three-level SVPWM is implemented using the two-level SVPWMM method to reduce the computational load of dwell time calculations. Restricting CMV to 1/6th of the dc-link voltage requires eliminating small vectors with a higher CMV. The voltage is boosted by inserting shootthrough states into the switching sequences. Harmonics content in the line voltage remains unchanged despite voltage boosting and CMV reduction. The theoretical analysis results are verified in the simulation studies that are conducted in MATLAB/Simulink software.","PeriodicalId":250652,"journal":{"name":"2023 International Conference on Power Electronics and Energy (ICPEE)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-01-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reduced CMV SVPWM Scheme for Three-Level Z-Source NPC Inverter for PV Grid Integration\",\"authors\":\"Swapan Kumar Baksi, R. Behera\",\"doi\":\"10.1109/ICPEE54198.2023.10060515\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Renewable energy and various drive applications favor multilevel inverters with voltage boosting capabilities. For those applications, the common mode voltage (CMV) produced by multilevel inverters must be limited. Consequently, a simplified space vector pulse width modulation (SVPWM) scheme for the three-level Z-source neutral point clamping (NPC) inverter with special switching sequences is proposed to achieve voltage boosting and common mode voltage reduction. Three-level SVPWM is implemented using the two-level SVPWMM method to reduce the computational load of dwell time calculations. Restricting CMV to 1/6th of the dc-link voltage requires eliminating small vectors with a higher CMV. The voltage is boosted by inserting shootthrough states into the switching sequences. Harmonics content in the line voltage remains unchanged despite voltage boosting and CMV reduction. The theoretical analysis results are verified in the simulation studies that are conducted in MATLAB/Simulink software.\",\"PeriodicalId\":250652,\"journal\":{\"name\":\"2023 International Conference on Power Electronics and Energy (ICPEE)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-01-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Power Electronics and Energy (ICPEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICPEE54198.2023.10060515\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Power Electronics and Energy (ICPEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPEE54198.2023.10060515","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

可再生能源和各种驱动应用青睐具有升压能力的多电平逆变器。对于这些应用,必须限制多电平逆变器产生的共模电压(CMV)。因此,提出了一种简化的空间矢量脉宽调制(SVPWM)方案,用于具有特殊开关顺序的三电平z源中性点箝位(NPC)逆变器,以实现升压和共模降压。为了减少停留时间计算的计算负荷,采用两级SVPWMM方法实现了三级SVPWM。将CMV限制在直流电压的1/6需要消除具有较高CMV的小矢量。通过在开关序列中插入穿透状态来提高电压。尽管电压升高,CMV降低,但线路电压中的谐波含量保持不变。在MATLAB/Simulink软件中进行了仿真研究,验证了理论分析结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Reduced CMV SVPWM Scheme for Three-Level Z-Source NPC Inverter for PV Grid Integration
Renewable energy and various drive applications favor multilevel inverters with voltage boosting capabilities. For those applications, the common mode voltage (CMV) produced by multilevel inverters must be limited. Consequently, a simplified space vector pulse width modulation (SVPWM) scheme for the three-level Z-source neutral point clamping (NPC) inverter with special switching sequences is proposed to achieve voltage boosting and common mode voltage reduction. Three-level SVPWM is implemented using the two-level SVPWMM method to reduce the computational load of dwell time calculations. Restricting CMV to 1/6th of the dc-link voltage requires eliminating small vectors with a higher CMV. The voltage is boosted by inserting shootthrough states into the switching sequences. Harmonics content in the line voltage remains unchanged despite voltage boosting and CMV reduction. The theoretical analysis results are verified in the simulation studies that are conducted in MATLAB/Simulink software.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信