频谱高效FDM系统实时检测器的FPGA实现

T. Xu, R. Grammenos, I. Darwazeh
{"title":"频谱高效FDM系统实时检测器的FPGA实现","authors":"T. Xu, R. Grammenos, I. Darwazeh","doi":"10.1109/ICTEL.2013.6632117","DOIUrl":null,"url":null,"abstract":"A new method for detecting Spectrally Efficient Frequency Division Multiplexing (SEFDM) is proposed and verified through modelling and practical FPGA implementation. The method is derived through studies of two sphere decoding techniques, namely Fixed SD (FSD) with Sort-Free (SF) and Non-Sort-Free (NSF) algorithms. We report a co-simulation verification framework to verify the performance of these detectors and to choose an optimum design. Finally, a hybrid detector Truncated Singular Value Decomposition-Fixed Sphere Detector (TSVD-FSD) is tested on the FPGA platform. Error behaviour is studied for the practical FPGA system and then compared with theoretical/ideal modelling. Detailed analysis indicates the suitability of our design and implementation methods for SEFDM detection with 16 carriers and 25% bandwidth saving.","PeriodicalId":430600,"journal":{"name":"ICT 2013","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-05-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"FPGA implementations of real-time detectors for a spectrally efficient FDM system\",\"authors\":\"T. Xu, R. Grammenos, I. Darwazeh\",\"doi\":\"10.1109/ICTEL.2013.6632117\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new method for detecting Spectrally Efficient Frequency Division Multiplexing (SEFDM) is proposed and verified through modelling and practical FPGA implementation. The method is derived through studies of two sphere decoding techniques, namely Fixed SD (FSD) with Sort-Free (SF) and Non-Sort-Free (NSF) algorithms. We report a co-simulation verification framework to verify the performance of these detectors and to choose an optimum design. Finally, a hybrid detector Truncated Singular Value Decomposition-Fixed Sphere Detector (TSVD-FSD) is tested on the FPGA platform. Error behaviour is studied for the practical FPGA system and then compared with theoretical/ideal modelling. Detailed analysis indicates the suitability of our design and implementation methods for SEFDM detection with 16 carriers and 25% bandwidth saving.\",\"PeriodicalId\":430600,\"journal\":{\"name\":\"ICT 2013\",\"volume\":\"91 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-05-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICT 2013\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICTEL.2013.6632117\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICT 2013","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICTEL.2013.6632117","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

摘要

提出了一种检测频谱高效频分复用(SEFDM)的新方法,并通过建模和FPGA实现进行了验证。该方法是通过研究两种球面解码技术,即具有排序自由(SF)和非排序自由(NSF)算法的固定SD (FSD)解码技术推导出来的。我们报告了一个联合仿真验证框架来验证这些探测器的性能并选择最佳设计。最后,在FPGA平台上对截断奇异值分解-固定球面检测器(TSVD-FSD)混合检测器进行了测试。研究了实际FPGA系统的误差行为,并与理论/理想模型进行了比较。详细分析表明,我们的设计和实现方法适用于16载波的SEFDM检测,节省25%的带宽。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA implementations of real-time detectors for a spectrally efficient FDM system
A new method for detecting Spectrally Efficient Frequency Division Multiplexing (SEFDM) is proposed and verified through modelling and practical FPGA implementation. The method is derived through studies of two sphere decoding techniques, namely Fixed SD (FSD) with Sort-Free (SF) and Non-Sort-Free (NSF) algorithms. We report a co-simulation verification framework to verify the performance of these detectors and to choose an optimum design. Finally, a hybrid detector Truncated Singular Value Decomposition-Fixed Sphere Detector (TSVD-FSD) is tested on the FPGA platform. Error behaviour is studied for the practical FPGA system and then compared with theoretical/ideal modelling. Detailed analysis indicates the suitability of our design and implementation methods for SEFDM detection with 16 carriers and 25% bandwidth saving.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信