一种贪婪的方法来打开质量模块

Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang
{"title":"一种贪婪的方法来打开质量模块","authors":"Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang","doi":"10.1109/ISIC.2012.6449696","DOIUrl":null,"url":null,"abstract":"Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.","PeriodicalId":393653,"journal":{"name":"2012 International Conference on Information Security and Intelligent Control","volume":"147 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A greedy approach for floopanning mass modules\",\"authors\":\"Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang\",\"doi\":\"10.1109/ISIC.2012.6449696\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.\",\"PeriodicalId\":393653,\"journal\":{\"name\":\"2012 International Conference on Information Security and Intelligent Control\",\"volume\":\"147 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Conference on Information Security and Intelligent Control\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIC.2012.6449696\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Information Security and Intelligent Control","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIC.2012.6449696","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

由于切片结构在评估面积成本和摄动方面的有效性,几十年前就被广泛用于超大规模集成电路的平面表示。由于可能存在较高的死区,切片结构现在几乎被非切片结构所取代,以表示平面图或位置。然而,随着芯片复杂性的快速增长,芯片中模块/晶体管的数量大大延长了总体规划的计算时间。另外,由于边界框的尺寸是固定的,所以平面的死区约束并没有我们想象的那么严格。换句话说,切片结构可能是具有质量模块的底板的良好表示。对于切片结构,我们提出了一种带有宽松波兰表达式的贪心方法,并基于模拟退火算法实现了该方法。实验结果表明,该方法是有效的,结果是合格的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A greedy approach for floopanning mass modules
Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信