Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang
{"title":"一种贪婪的方法来打开质量模块","authors":"Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang","doi":"10.1109/ISIC.2012.6449696","DOIUrl":null,"url":null,"abstract":"Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.","PeriodicalId":393653,"journal":{"name":"2012 International Conference on Information Security and Intelligent Control","volume":"147 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A greedy approach for floopanning mass modules\",\"authors\":\"Jyh-Perng Fang, Yang-Lang Chang, Jong Yu Jen, Tai-Long Wang\",\"doi\":\"10.1109/ISIC.2012.6449696\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.\",\"PeriodicalId\":393653,\"journal\":{\"name\":\"2012 International Conference on Information Security and Intelligent Control\",\"volume\":\"147 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Conference on Information Security and Intelligent Control\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIC.2012.6449696\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Information Security and Intelligent Control","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIC.2012.6449696","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Because of its efficiency in evaluating area cost and perturbation, slicing structure had been widely used to represent a floorplan in a VLSI decades ago. Due to the possibility of relatively higher dead space, slicing structure is almost replaced by non-slicing structure to represent a floorplan or placement now. However, with the fast growing of chip complexity, the amount of modules/transistors in a chip lengthens the computation time for flooplanning dramatically. Besides, since the dimension of bounding box should be fixed, the constraint of dead space in a floorplan is not as tight as we thought before. In other words, it is possible that slicing structure is a good representation for floorpan with mass modules. For a slicing structure, we propose a greedy approach with a relaxed Polish expression and implement our approach based on simulated annealing algorithm. The experimental results show that the proposed approach works efficiently and the result is competent.