硬件加速实时任务调度器的扩展,支持四核处理器

L. Kohútka, V. Stopjaková
{"title":"硬件加速实时任务调度器的扩展,支持四核处理器","authors":"L. Kohútka, V. Stopjaková","doi":"10.1109/AIEEE.2017.8270538","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a coprocessor that performs an efficient task scheduling for quad-core real-time systems. The proposed solution is based on two algorithms: Earliest Deadline First (EDF) algorithm that is proved to always find an optimum ordering of hard real-time tasks and the priority-based FCFS algorithm, which is suitable for non-real-time tasks. The proposed coprocessor can efficiently handle any combination of both types of tasks even though they use different parameters for scheduling. Thanks to HW implementation of the scheduler, the operations are performed in two clock cycles regardless of the current and the maximum number of tasks in the system. The proposed coprocessor is optimized for quad-core CPUs, which can lead to much higher performance of real-time embedded systems than the other schedulers. An existing approach originally designed for dual-core systems was used, known as semaphore approach. The new scheduler was verified using UVM and 256 million instructions with randomly generated deadline/priority values. The synthesis results of the new coprocessor designed for quad-core CPUs were compared to the synthesis results of previous versions of the scheduler. The quad-core version of the scheduler consumes only from 1% to 27% more LUTs than the single-core version.","PeriodicalId":224275,"journal":{"name":"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Extension of hardware-accelerated real-time task schedulers for support of quad-core processors\",\"authors\":\"L. Kohútka, V. Stopjaková\",\"doi\":\"10.1109/AIEEE.2017.8270538\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design of a coprocessor that performs an efficient task scheduling for quad-core real-time systems. The proposed solution is based on two algorithms: Earliest Deadline First (EDF) algorithm that is proved to always find an optimum ordering of hard real-time tasks and the priority-based FCFS algorithm, which is suitable for non-real-time tasks. The proposed coprocessor can efficiently handle any combination of both types of tasks even though they use different parameters for scheduling. Thanks to HW implementation of the scheduler, the operations are performed in two clock cycles regardless of the current and the maximum number of tasks in the system. The proposed coprocessor is optimized for quad-core CPUs, which can lead to much higher performance of real-time embedded systems than the other schedulers. An existing approach originally designed for dual-core systems was used, known as semaphore approach. The new scheduler was verified using UVM and 256 million instructions with randomly generated deadline/priority values. The synthesis results of the new coprocessor designed for quad-core CPUs were compared to the synthesis results of previous versions of the scheduler. The quad-core version of the scheduler consumes only from 1% to 27% more LUTs than the single-core version.\",\"PeriodicalId\":224275,\"journal\":{\"name\":\"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AIEEE.2017.8270538\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AIEEE.2017.8270538","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

本文设计了一种用于四核实时系统的高效任务调度的协处理器。该解决方案基于两种算法:最早截止日期优先(EDF)算法和基于优先级的FCFS算法,前者被证明总能找到硬实时任务的最优排序,后者适用于非实时任务。所提出的协处理器可以有效地处理这两种任务的任何组合,即使它们使用不同的调度参数。由于调度器的HW实现,操作在两个时钟周期内执行,而不管系统中的当前和最大任务数是多少。所提出的协处理器针对四核cpu进行了优化,这可以使实时嵌入式系统的性能比其他调度器高得多。使用了最初为双核系统设计的现有方法,称为信号量方法。新的调度器使用UVM和2.56亿条带有随机生成的截止日期/优先级值的指令进行了验证。将新设计的四核cpu协处理器的综合结果与以前版本的调度程序的综合结果进行了比较。四核版本的调度器只比单核版本多消耗1%到27%的lut。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Extension of hardware-accelerated real-time task schedulers for support of quad-core processors
This paper presents the design of a coprocessor that performs an efficient task scheduling for quad-core real-time systems. The proposed solution is based on two algorithms: Earliest Deadline First (EDF) algorithm that is proved to always find an optimum ordering of hard real-time tasks and the priority-based FCFS algorithm, which is suitable for non-real-time tasks. The proposed coprocessor can efficiently handle any combination of both types of tasks even though they use different parameters for scheduling. Thanks to HW implementation of the scheduler, the operations are performed in two clock cycles regardless of the current and the maximum number of tasks in the system. The proposed coprocessor is optimized for quad-core CPUs, which can lead to much higher performance of real-time embedded systems than the other schedulers. An existing approach originally designed for dual-core systems was used, known as semaphore approach. The new scheduler was verified using UVM and 256 million instructions with randomly generated deadline/priority values. The synthesis results of the new coprocessor designed for quad-core CPUs were compared to the synthesis results of previous versions of the scheduler. The quad-core version of the scheduler consumes only from 1% to 27% more LUTs than the single-core version.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信