{"title":"一种基于FPGA的宽带局部放电计","authors":"R. Sedlácek, J. Vedral, J. Tomlain","doi":"10.1109/DEMPED.2013.6645746","DOIUrl":null,"url":null,"abstract":"This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.","PeriodicalId":425644,"journal":{"name":"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A wideband partial discharge meter using FPGA\",\"authors\":\"R. Sedlácek, J. Vedral, J. Tomlain\",\"doi\":\"10.1109/DEMPED.2013.6645746\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.\",\"PeriodicalId\":425644,\"journal\":{\"name\":\"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DEMPED.2013.6645746\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DEMPED.2013.6645746","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.