一种基于FPGA的宽带局部放电计

R. Sedlácek, J. Vedral, J. Tomlain
{"title":"一种基于FPGA的宽带局部放电计","authors":"R. Sedlácek, J. Vedral, J. Tomlain","doi":"10.1109/DEMPED.2013.6645746","DOIUrl":null,"url":null,"abstract":"This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.","PeriodicalId":425644,"journal":{"name":"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A wideband partial discharge meter using FPGA\",\"authors\":\"R. Sedlácek, J. Vedral, J. Tomlain\",\"doi\":\"10.1109/DEMPED.2013.6645746\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.\",\"PeriodicalId\":425644,\"journal\":{\"name\":\"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DEMPED.2013.6645746\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 9th IEEE International Symposium on Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DEMPED.2013.6645746","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文介绍了一种基于FPGA的全数字宽带PD计的硬件设计,以及PD测量所需的耦合装置的设计。所设计的耦合装置的频率带宽为1khz - 10mhz。PD信号通过快速14位AID转换器以50 MSa/s的频率采样进行数字化处理。PD信号的数字采样由FPGA读取,随后由多个数字FIR滤波器组滤波,并存储在32mb DDR存储器中。根据PC软件的要求,FPGA通过以太网接口发送简化后的采样,用于下一步的信号处理和PD分析的所有重要参数的评估。本文还介绍了一种专门为放电电表检测和校准而开发的智能电荷校准器的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A wideband partial discharge meter using FPGA
This paper describes a hardware design of a fully digital wideband PD meter based on application of FPGA as well as design of coupling device required for PD measurements. The designed coupling device has frequency bandwidth of 1 kHz-10 MHz. The PD signal is digitalized by a fast 14-bit AID convertor sampling at frequency of 50 MSa/s. The digital samples of PD signal are read by the FPGA, subsequently filtered by a number of digital FIR filter banks and stored in a 32 MB DDR memory. On request from PC software, the FPGA send samples in reduced form through Ethernet interface for the next signal processing and evaluation all important parameters of PD analysis. The paper also describes a design of smart charge calibrator especially developed for the PD meter testing and calibration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信