SRAM 6T存储单元的尺寸优化方案

Wei Guo, Lirong Hu, Dong Yu
{"title":"SRAM 6T存储单元的尺寸优化方案","authors":"Wei Guo, Lirong Hu, Dong Yu","doi":"10.1109/CSAIEE54046.2021.9543209","DOIUrl":null,"url":null,"abstract":"The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.","PeriodicalId":376014,"journal":{"name":"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Size Optimization Scheme of SRAM 6T Memory Cell\",\"authors\":\"Wei Guo, Lirong Hu, Dong Yu\",\"doi\":\"10.1109/CSAIEE54046.2021.9543209\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.\",\"PeriodicalId\":376014,\"journal\":{\"name\":\"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-08-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSAIEE54046.2021.9543209\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSAIEE54046.2021.9543209","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

由于掺杂随机波动引起的阈值电压变化和芯片上大量单元导致的扰动增加影响了SRAM电路读、写和保持操作的稳定性。作为芯片内体积最小、数量最多的模块,SRAM存储单元的稳定性,无论是用于配置链还是存储阵列,都是保证整个芯片功能正确的前提。大多数关于SRAM电路抗扰性的文章都集中在改变电路结构上,如使用7T、8T或10T存储单元,或增加读写辅助电路。然而,这种结构变化会显著增加面积和芯片泄漏电流。本文从定量分析和仿真的角度分析了尺寸和阈值电压对其运行稳定性的影响。并基于28nm CMOS选择了最佳SRAM 6T存储单元尺寸。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Size Optimization Scheme of SRAM 6T Memory Cell
The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信