{"title":"SRAM 6T存储单元的尺寸优化方案","authors":"Wei Guo, Lirong Hu, Dong Yu","doi":"10.1109/CSAIEE54046.2021.9543209","DOIUrl":null,"url":null,"abstract":"The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.","PeriodicalId":376014,"journal":{"name":"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Size Optimization Scheme of SRAM 6T Memory Cell\",\"authors\":\"Wei Guo, Lirong Hu, Dong Yu\",\"doi\":\"10.1109/CSAIEE54046.2021.9543209\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.\",\"PeriodicalId\":376014,\"journal\":{\"name\":\"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-08-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSAIEE54046.2021.9543209\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Computer Science, Artificial Intelligence and Electronic Engineering (CSAIEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSAIEE54046.2021.9543209","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The threshold voltage variations due to the random doping fluctuation and the increasing disturb due to the large number of cells on the chip affect the stability of the read, write, and hold operations of the SRAM circuit. As the smallest size and most numerous module within the chip, the stability of the SRAM memory cell, whether it is used in the configuration chain or in the storage array, is a prerequisite of the whole chip correct function. Most of the articles about the immunity of SRAM circuits focus on changing the circuit structure, such as using 7T, 8T, or 10T memory cells, or adding read and write assist circuits. However, such structural changes can significantly increase the area and the chip leakage current. In this paper, the impact of the size and threshold voltage on its operational stability is analyzed from the perspective of quantitative analysis and simulation. And the optimal SRAM 6T memory cell size is selected based on 28nm CMOS.