P. Nagarajan, N. A. Kumar, Joshuva Arockia Dhanraj, T. S. Kumar, Mohana Sundari L
{"title":"基于延时触发器的高效锁相环相频检测器","authors":"P. Nagarajan, N. A. Kumar, Joshuva Arockia Dhanraj, T. S. Kumar, Mohana Sundari L","doi":"10.1109/ICEARS53579.2022.9752249","DOIUrl":null,"url":null,"abstract":"Phase frequency detector is one of the basic building blocks for Phase Locked Loop (PLL) architecture. The power efficient Delay flip-flop based Phase frequency detector topology is proposed with two parallel clocked latches by following twin latch parallel paradigm method. To construct the latching sections of the circuit, the power reduction techniques such as reducing the numbers of transistors and spilt path technique are incorporated, which leads to reduction of dynamic power and short circuit power consumption respectively. The twin latch paradigm method improves the performance of the system interms of speed due to the sampling of input data at both positive and negative edge arrival of the clock signal. The proposed topology is implemented in MICROWIND EDA tool and evaluated by simulating the circuit under 0.12µm CMOS process technology. The simulation infers that the proposed design achieves power saving from 28.57% to 33.82%, improvement of power energy product ( PEP) from 0.6% to 2.5% and Power area product (PAP) from 10.66% to 12.6% compared to conventional phase frequency detectors.","PeriodicalId":252961,"journal":{"name":"2022 International Conference on Electronics and Renewable Systems (ICEARS)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2022-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Delay Flip Flop based Phase Frequency Detector for Power Efficient Phase Locked Loop Architecture\",\"authors\":\"P. Nagarajan, N. A. Kumar, Joshuva Arockia Dhanraj, T. S. Kumar, Mohana Sundari L\",\"doi\":\"10.1109/ICEARS53579.2022.9752249\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Phase frequency detector is one of the basic building blocks for Phase Locked Loop (PLL) architecture. The power efficient Delay flip-flop based Phase frequency detector topology is proposed with two parallel clocked latches by following twin latch parallel paradigm method. To construct the latching sections of the circuit, the power reduction techniques such as reducing the numbers of transistors and spilt path technique are incorporated, which leads to reduction of dynamic power and short circuit power consumption respectively. The twin latch paradigm method improves the performance of the system interms of speed due to the sampling of input data at both positive and negative edge arrival of the clock signal. The proposed topology is implemented in MICROWIND EDA tool and evaluated by simulating the circuit under 0.12µm CMOS process technology. The simulation infers that the proposed design achieves power saving from 28.57% to 33.82%, improvement of power energy product ( PEP) from 0.6% to 2.5% and Power area product (PAP) from 10.66% to 12.6% compared to conventional phase frequency detectors.\",\"PeriodicalId\":252961,\"journal\":{\"name\":\"2022 International Conference on Electronics and Renewable Systems (ICEARS)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 International Conference on Electronics and Renewable Systems (ICEARS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEARS53579.2022.9752249\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Electronics and Renewable Systems (ICEARS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEARS53579.2022.9752249","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Delay Flip Flop based Phase Frequency Detector for Power Efficient Phase Locked Loop Architecture
Phase frequency detector is one of the basic building blocks for Phase Locked Loop (PLL) architecture. The power efficient Delay flip-flop based Phase frequency detector topology is proposed with two parallel clocked latches by following twin latch parallel paradigm method. To construct the latching sections of the circuit, the power reduction techniques such as reducing the numbers of transistors and spilt path technique are incorporated, which leads to reduction of dynamic power and short circuit power consumption respectively. The twin latch paradigm method improves the performance of the system interms of speed due to the sampling of input data at both positive and negative edge arrival of the clock signal. The proposed topology is implemented in MICROWIND EDA tool and evaluated by simulating the circuit under 0.12µm CMOS process technology. The simulation infers that the proposed design achieves power saving from 28.57% to 33.82%, improvement of power energy product ( PEP) from 0.6% to 2.5% and Power area product (PAP) from 10.66% to 12.6% compared to conventional phase frequency detectors.