采用对称多处理器架构实现高性能计算

M. Ilyas, Qaisar Javaid, M. A. Shah
{"title":"采用对称多处理器架构实现高性能计算","authors":"M. Ilyas, Qaisar Javaid, M. A. Shah","doi":"10.1109/IConAC.2016.7604892","DOIUrl":null,"url":null,"abstract":"In this paper, the objective is to investigate different performance enhancement attributes in multiprocessors architectures. We investigate the problem of cache hit and cache miss by efficient cache partitioning technique. We improved power efficiency by handling cache misses during data transfer from main memory to cache. The focus is on cache utilization techniques, cache partitioning techniques, power utilization by different components, parallel processing issues and limitation in multiple processors. We evaluate the parameters which use the cache and processors to achieve highest level performance. In this way the workload between different processes can be handled easily.","PeriodicalId":375052,"journal":{"name":"2016 22nd International Conference on Automation and Computing (ICAC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Use of Symmetric Multiprocessor Architecture to achieve high performance computing\",\"authors\":\"M. Ilyas, Qaisar Javaid, M. A. Shah\",\"doi\":\"10.1109/IConAC.2016.7604892\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, the objective is to investigate different performance enhancement attributes in multiprocessors architectures. We investigate the problem of cache hit and cache miss by efficient cache partitioning technique. We improved power efficiency by handling cache misses during data transfer from main memory to cache. The focus is on cache utilization techniques, cache partitioning techniques, power utilization by different components, parallel processing issues and limitation in multiple processors. We evaluate the parameters which use the cache and processors to achieve highest level performance. In this way the workload between different processes can be handled easily.\",\"PeriodicalId\":375052,\"journal\":{\"name\":\"2016 22nd International Conference on Automation and Computing (ICAC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 22nd International Conference on Automation and Computing (ICAC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IConAC.2016.7604892\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 22nd International Conference on Automation and Computing (ICAC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IConAC.2016.7604892","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文的目标是研究多处理器体系结构中不同的性能增强属性。利用高效缓存分区技术研究了缓存命中和缓存丢失问题。我们通过处理从主存到缓存的数据传输过程中的缓存丢失,提高了电源效率。重点是缓存利用技术、缓存分区技术、不同组件的功耗、并行处理问题和多处理器的限制。我们评估使用缓存和处理器的参数,以达到最高水平的性能。通过这种方式,可以轻松处理不同进程之间的工作负载。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Use of Symmetric Multiprocessor Architecture to achieve high performance computing
In this paper, the objective is to investigate different performance enhancement attributes in multiprocessors architectures. We investigate the problem of cache hit and cache miss by efficient cache partitioning technique. We improved power efficiency by handling cache misses during data transfer from main memory to cache. The focus is on cache utilization techniques, cache partitioning techniques, power utilization by different components, parallel processing issues and limitation in multiple processors. We evaluate the parameters which use the cache and processors to achieve highest level performance. In this way the workload between different processes can be handled easily.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信